summaryrefslogtreecommitdiff
path: root/arch/arm/boot/dts/aspeed-bmc-asrock-romed8hm3.dts
diff options
context:
space:
mode:
authorZev Weiss <zev@bewilderbeest.net>2023-02-23 16:04:00 -0800
committerJoel Stanley <joel@jms.id.au>2023-03-06 11:23:18 +1030
commit9dedb724446913ea7b1591b4b3d2e3e909090980 (patch)
tree5be924af6f2ba94c73c1bdedef165de90b324b61 /arch/arm/boot/dts/aspeed-bmc-asrock-romed8hm3.dts
parent8bc5ae1d2b207b855010591adeace94f9ec4caf2 (diff)
ARM: dts: aspeed: asrock: Correct firmware flash SPI clocks
While I'm not aware of any problems that have occurred running these at 100 MHz, the official word from ASRock is that 50 MHz is the correct speed to use, so let's be safe and use that instead. Signed-off-by: Zev Weiss <zev@bewilderbeest.net> Cc: stable@vger.kernel.org Fixes: 2b81613ce417 ("ARM: dts: aspeed: Add ASRock E3C246D4I BMC") Fixes: a9a3d60b937a ("ARM: dts: aspeed: Add ASRock ROMED8HM3 BMC") Link: https://lore.kernel.org/r/20230224000400.12226-4-zev@bewilderbeest.net Signed-off-by: Joel Stanley <joel@jms.id.au>
Diffstat (limited to 'arch/arm/boot/dts/aspeed-bmc-asrock-romed8hm3.dts')
-rw-r--r--arch/arm/boot/dts/aspeed-bmc-asrock-romed8hm3.dts2
1 files changed, 1 insertions, 1 deletions
diff --git a/arch/arm/boot/dts/aspeed-bmc-asrock-romed8hm3.dts b/arch/arm/boot/dts/aspeed-bmc-asrock-romed8hm3.dts
index 00efe1a93a69..4554abf0c7cd 100644
--- a/arch/arm/boot/dts/aspeed-bmc-asrock-romed8hm3.dts
+++ b/arch/arm/boot/dts/aspeed-bmc-asrock-romed8hm3.dts
@@ -51,7 +51,7 @@
status = "okay";
m25p,fast-read;
label = "bmc";
- spi-max-frequency = <100000000>; /* 100 MHz */
+ spi-max-frequency = <50000000>; /* 50 MHz */
#include "openbmc-flash-layout-64.dtsi"
};
};