summaryrefslogtreecommitdiff
path: root/arch/arm64/boot/dts/freescale/imx8mq-librem5.dtsi
diff options
context:
space:
mode:
authorMarek Vasut <marex@denx.de>2023-08-22 02:50:07 +0200
committerShawn Guo <shawnguo@kernel.org>2023-09-25 08:38:40 +0800
commit929dcf7dce56ea03795b7293975687d252c29215 (patch)
tree851133df8d3a5cb26df0d80db2a58347a5735dd7 /arch/arm64/boot/dts/freescale/imx8mq-librem5.dtsi
parent5e7de0aafcf22d903c0f89fec191b4ddc7099f4f (diff)
arm64: dts: imx8mp: Switch PCIe to HSIO PLL on i.MX8MP DHCOM PDK2 and generate clock from SoC
The PDK2 carrier board had to be manually patched to obtain working PCIe with the i.MX8MP DHCOM SoM so far, because the PCIe clock generator has not been connected to the PCIe block REF_PAD_CLK inputs. Switch to use of HSIO PLL as the clock source for the PCIe block instead, and use the REF_PAD_CLK as outputs to generate PCIe clock from the SoC. This way, it is not necessary to patch the PDK2 in any way to obtain a working PCIe. Note that PDK3 has PCIe clock generator always connected to REF_PAD_CLK and is not affected. Signed-off-by: Marek Vasut <marex@denx.de> Signed-off-by: Shawn Guo <shawnguo@kernel.org>
Diffstat (limited to 'arch/arm64/boot/dts/freescale/imx8mq-librem5.dtsi')
0 files changed, 0 insertions, 0 deletions