diff options
author | Chen-Yu Tsai <wens@csie.org> | 2017-05-03 11:13:46 +0800 |
---|---|---|
committer | Maxime Ripard <maxime.ripard@free-electrons.com> | 2017-05-14 08:27:17 +0200 |
commit | 38b8f823864707eb1cf331d2247608c419ed388c (patch) | |
tree | 76a9d4bfc0966e8feda8297c0df5a404ec6e60f9 /drivers/clk/tegra/clk-tegra-periph.c | |
parent | 2ea659a9ef488125eb46da6eb571de5eae5c43f6 (diff) |
clk: sunxi-ng: a31: Correct lcd1-ch1 clock register offset
The register offset for the lcd1-ch1 clock was incorrectly pointing to
the lcd0-ch1 clock. This resulted in the lcd0-ch1 clock being disabled
when the clk core disables unused clocks. This then stops the simplefb
HDMI output path.
Reported-by: Bob Ham <rah@settrans.net>
Fixes: c6e6c96d8fa6 ("clk: sunxi-ng: Add A31/A31s clocks")
Cc: stable@vger.kernel.org # 4.9.x-
Signed-off-by: Chen-Yu Tsai <wens@csie.org>
Signed-off-by: Maxime Ripard <maxime.ripard@free-electrons.com>
Diffstat (limited to 'drivers/clk/tegra/clk-tegra-periph.c')
0 files changed, 0 insertions, 0 deletions