diff options
author | Tomi Valkeinen <tomi.valkeinen@ti.com> | 2016-01-05 11:43:13 +0200 |
---|---|---|
committer | Tomi Valkeinen <tomi.valkeinen@ti.com> | 2017-04-03 12:36:40 +0300 |
commit | 7d267f068a8b4944d52e8b0ae4c8fcc1c1c5c5ba (patch) | |
tree | 1e275a4708c319c008b2d5349cbdefc80236733d /drivers/hv | |
parent | 320d8c3d38739fa8e31a076b86cbdafcf8897d5e (diff) |
drm/omap: work-around for errata i886
DRA7 errata i886 (FPDLink PLL Unlocks With Certain SoC PLL M/N Values)
says that FPDLink is sensitive to jitter on the vout clock, and that low
PLL M and N values result in more jitter than high M and N values.
This patch implements a workaround for the problem by changing the PLL
setup to search for clocks starting from high M and N values, instead of
low values. This should not cause any functional change, and only
reduces the jitter.
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>
Reviewed-by: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
Diffstat (limited to 'drivers/hv')
0 files changed, 0 insertions, 0 deletions