summaryrefslogtreecommitdiff
path: root/kernel/Kconfig.hz
diff options
context:
space:
mode:
authorLin Huang <hl@rock-chips.com>2018-03-20 10:06:28 +0800
committerHeiko Stuebner <heiko@sntech.de>2018-03-23 09:09:19 +0100
commit9dc486fdf6cc0d7f635954810ab119c5db2cbb60 (patch)
treefc8de3c6bdb7aedf406d734356be729f0161b4f5 /kernel/Kconfig.hz
parent0d92d1802ced45dab0cbb1d130ace7410bcaec99 (diff)
clk: rockchip: assign correct id for pclk_ddr and hclk_sd in rk3399
Since hclk_sd and pclk_ddr source clock from CPLL or GPLL, and these two PLL may change their frequency. If we do not assign right id to pclk_ddr and hclk_sd, they will alway use default cur register value, and may get the frequency exceed their signed off frequency. So assign correct Id for them, then we can assign frequency for them in dts. Signed-off-by: Lin Huang <hl@rock-chips.com> Reviewed-by: Douglas Anderson <dianders@chromium.org> Reviewed-by: Shawn Lin <shawn.lin@rock-chips.com> Signed-off-by: Heiko Stuebner <heiko@sntech.de>
Diffstat (limited to 'kernel/Kconfig.hz')
0 files changed, 0 insertions, 0 deletions