// SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) /* * IPQ9574 SoC device tree source * * Copyright (c) 2020-2021 The Linux Foundation. All rights reserved. * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved. */ #include #include #include #include / { interrupt-parent = <&intc>; #address-cells = <2>; #size-cells = <2>; clocks { sleep_clk: sleep-clk { compatible = "fixed-clock"; #clock-cells = <0>; }; xo_board_clk: xo-board-clk { compatible = "fixed-clock"; #clock-cells = <0>; }; }; cpus { #address-cells = <1>; #size-cells = <0>; CPU0: cpu@0 { device_type = "cpu"; compatible = "arm,cortex-a73"; reg = <0x0>; enable-method = "psci"; next-level-cache = <&L2_0>; clocks = <&apcs_glb APCS_ALIAS0_CORE_CLK>; clock-names = "cpu"; operating-points-v2 = <&cpu_opp_table>; cpu-supply = <&ipq9574_s1>; }; CPU1: cpu@1 { device_type = "cpu"; compatible = "arm,cortex-a73"; reg = <0x1>; enable-method = "psci"; next-level-cache = <&L2_0>; clocks = <&apcs_glb APCS_ALIAS0_CORE_CLK>; clock-names = "cpu"; operating-points-v2 = <&cpu_opp_table>; cpu-supply = <&ipq9574_s1>; }; CPU2: cpu@2 { device_type = "cpu"; compatible = "arm,cortex-a73"; reg = <0x2>; enable-method = "psci"; next-level-cache = <&L2_0>; clocks = <&apcs_glb APCS_ALIAS0_CORE_CLK>; clock-names = "cpu"; operating-points-v2 = <&cpu_opp_table>; cpu-supply = <&ipq9574_s1>; }; CPU3: cpu@3 { device_type = "cpu"; compatible = "arm,cortex-a73"; reg = <0x3>; enable-method = "psci"; next-level-cache = <&L2_0>; clocks = <&apcs_glb APCS_ALIAS0_CORE_CLK>; clock-names = "cpu"; operating-points-v2 = <&cpu_opp_table>; cpu-supply = <&ipq9574_s1>; }; L2_0: l2-cache { compatible = "cache"; cache-level = <2>; cache-unified; }; }; firmware { scm { compatible = "qcom,scm-ipq9574", "qcom,scm"; qcom,dload-mode = <&tcsr 0x6100>; }; }; memory@40000000 { device_type = "memory"; /* We expect the bootloader to fill in the size */ reg = <0x0 0x40000000 0x0 0x0>; }; cpu_opp_table: opp-table-cpu { compatible = "operating-points-v2"; opp-shared; opp-936000000 { opp-hz = /bits/ 64 <936000000>; opp-microvolt = <725000>; clock-latency-ns = <200000>; }; opp-1104000000 { opp-hz = /bits/ 64 <1104000000>; opp-microvolt = <787500>; clock-latency-ns = <200000>; }; opp-1416000000 { opp-hz = /bits/ 64 <1416000000>; opp-microvolt = <862500>; clock-latency-ns = <200000>; }; opp-1488000000 { opp-hz = /bits/ 64 <1488000000>; opp-microvolt = <925000>; clock-latency-ns = <200000>; }; opp-1800000000 { opp-hz = /bits/ 64 <1800000000>; opp-microvolt = <987500>; clock-latency-ns = <200000>; }; opp-2208000000 { opp-hz = /bits/ 64 <2208000000>; opp-microvolt = <1062500>; clock-latency-ns = <200000>; }; }; pmu { compatible = "arm,cortex-a73-pmu"; interrupts = ; }; psci { compatible = "arm,psci-1.0"; method = "smc"; }; reserved-memory { #address-cells = <2>; #size-cells = <2>; ranges; bootloader@4a100000 { reg = <0x0 0x4a100000 0x0 0x400000>; no-map; }; sbl@4a500000 { reg = <0x0 0x4a500000 0x0 0x100000>; no-map; }; tz_region: tz@4a600000 { reg = <0x0 0x4a600000 0x0 0x400000>; no-map; }; smem@4aa00000 { compatible = "qcom,smem"; reg = <0x0 0x4aa00000 0x0 0x100000>; hwlocks = <&tcsr_mutex 0>; no-map; }; }; rpm-glink { compatible = "qcom,glink-rpm"; interrupts = ; qcom,rpm-msg-ram = <&rpm_msg_ram>; mboxes = <&apcs_glb 0>; rpm_requests: rpm-requests { compatible = "qcom,rpm-ipq9574"; qcom,glink-channels = "rpm_requests"; }; }; soc: soc@0 { compatible = "simple-bus"; #address-cells = <1>; #size-cells = <1>; ranges = <0 0 0 0xffffffff>; rpm_msg_ram: sram@60000 { compatible = "qcom,rpm-msg-ram"; reg = <0x00060000 0x6000>; }; rng: rng@e3000 { compatible = "qcom,prng-ee"; reg = <0x000e3000 0x1000>; clocks = <&gcc GCC_PRNG_AHB_CLK>; clock-names = "core"; }; qfprom: efuse@a4000 { compatible = "qcom,ipq9574-qfprom", "qcom,qfprom"; reg = <0x000a4000 0x5a1>; #address-cells = <1>; #size-cells = <1>; }; cryptobam: dma-controller@704000 { compatible = "qcom,bam-v1.7.4", "qcom,bam-v1.7.0"; reg = <0x00704000 0x20000>; interrupts = ; #dma-cells = <1>; qcom,ee = <1>; qcom,controlled-remotely; }; crypto: crypto@73a000 { compatible = "qcom,ipq9574-qce", "qcom,ipq4019-qce", "qcom,qce"; reg = <0x0073a000 0x6000>; clocks = <&gcc GCC_CRYPTO_AHB_CLK>, <&gcc GCC_CRYPTO_AXI_CLK>, <&gcc GCC_CRYPTO_CLK>; clock-names = "iface", "bus", "core"; dmas = <&cryptobam 2>, <&cryptobam 3>; dma-names = "rx", "tx"; }; tsens: thermal-sensor@4a9000 { compatible = "qcom,ipq9574-tsens", "qcom,ipq8074-tsens"; reg = <0x004a9000 0x1000>, <0x004a8000 0x1000>; interrupts = ; interrupt-names = "combined"; #qcom,sensors = <16>; #thermal-sensor-cells = <1>; }; tlmm: pinctrl@1000000 { compatible = "qcom,ipq9574-tlmm"; reg = <0x01000000 0x300000>; interrupts = ; gpio-controller; #gpio-cells = <2>; gpio-ranges = <&tlmm 0 0 65>; interrupt-controller; #interrupt-cells = <2>; uart2_pins: uart2-state { pins = "gpio34", "gpio35"; function = "blsp2_uart"; drive-strength = <8>; bias-disable; }; }; gcc: clock-controller@1800000 { compatible = "qcom,ipq9574-gcc"; reg = <0x01800000 0x80000>; clocks = <&xo_board_clk>, <&sleep_clk>, <0>, <0>, <0>, <0>, <0>, <0>; #clock-cells = <1>; #reset-cells = <1>; #power-domain-cells = <1>; }; tcsr_mutex: hwlock@1905000 { compatible = "qcom,tcsr-mutex"; reg = <0x01905000 0x20000>; #hwlock-cells = <1>; }; tcsr: syscon@1937000 { compatible = "qcom,tcsr-ipq9574", "syscon"; reg = <0x01937000 0x21000>; }; sdhc_1: mmc@7804000 { compatible = "qcom,ipq9574-sdhci", "qcom,sdhci-msm-v5"; reg = <0x07804000 0x1000>, <0x07805000 0x1000>; reg-names = "hc", "cqhci"; interrupts = , ; interrupt-names = "hc_irq", "pwr_irq"; clocks = <&gcc GCC_SDCC1_AHB_CLK>, <&gcc GCC_SDCC1_APPS_CLK>, <&xo_board_clk>; clock-names = "iface", "core", "xo"; non-removable; status = "disabled"; }; blsp_dma: dma-controller@7884000 { compatible = "qcom,bam-v1.7.0"; reg = <0x07884000 0x2b000>; interrupts = ; clocks = <&gcc GCC_BLSP1_AHB_CLK>; clock-names = "bam_clk"; #dma-cells = <1>; qcom,ee = <0>; }; blsp1_uart0: serial@78af000 { compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm"; reg = <0x078af000 0x200>; interrupts = ; clocks = <&gcc GCC_BLSP1_UART1_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>; clock-names = "core", "iface"; status = "disabled"; }; blsp1_uart1: serial@78b0000 { compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm"; reg = <0x078b0000 0x200>; interrupts = ; clocks = <&gcc GCC_BLSP1_UART2_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>; clock-names = "core", "iface"; status = "disabled"; }; blsp1_uart2: serial@78b1000 { compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm"; reg = <0x078b1000 0x200>; interrupts = ; clocks = <&gcc GCC_BLSP1_UART3_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>; clock-names = "core", "iface"; status = "disabled"; }; blsp1_uart3: serial@78b2000 { compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm"; reg = <0x078b2000 0x200>; interrupts = ; clocks = <&gcc GCC_BLSP1_UART4_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>; clock-names = "core", "iface"; status = "disabled"; }; blsp1_uart4: serial@78b3000 { compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm"; reg = <0x078b3000 0x200>; interrupts = ; clocks = <&gcc GCC_BLSP1_UART5_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>; clock-names = "core", "iface"; status = "disabled"; }; blsp1_uart5: serial@78b4000 { compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm"; reg = <0x078b4000 0x200>; interrupts = ; clocks = <&gcc GCC_BLSP1_UART6_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>; clock-names = "core", "iface"; status = "disabled"; }; blsp1_spi0: spi@78b5000 { compatible = "qcom,spi-qup-v2.2.1"; reg = <0x078b5000 0x600>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_BLSP1_QUP1_SPI_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>; clock-names = "core", "iface"; dmas = <&blsp_dma 12>, <&blsp_dma 13>; dma-names = "tx", "rx"; status = "disabled"; }; blsp1_i2c1: i2c@78b6000 { compatible = "qcom,i2c-qup-v2.2.1"; reg = <0x078b6000 0x600>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_BLSP1_QUP2_I2C_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>; clock-names = "core", "iface"; dmas = <&blsp_dma 14>, <&blsp_dma 15>; dma-names = "tx", "rx"; status = "disabled"; }; blsp1_spi1: spi@78b6000 { compatible = "qcom,spi-qup-v2.2.1"; reg = <0x078b6000 0x600>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_BLSP1_QUP2_SPI_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>; clock-names = "core", "iface"; dmas = <&blsp_dma 14>, <&blsp_dma 15>; dma-names = "tx", "rx"; status = "disabled"; }; blsp1_i2c2: i2c@78b7000 { compatible = "qcom,i2c-qup-v2.2.1"; reg = <0x078b7000 0x600>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_BLSP1_QUP3_I2C_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>; clock-names = "core", "iface"; dmas = <&blsp_dma 16>, <&blsp_dma 17>; dma-names = "tx", "rx"; status = "disabled"; }; blsp1_spi2: spi@78b7000 { compatible = "qcom,spi-qup-v2.2.1"; reg = <0x078b7000 0x600>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_BLSP1_QUP3_SPI_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>; clock-names = "core", "iface"; dmas = <&blsp_dma 16>, <&blsp_dma 17>; dma-names = "tx", "rx"; status = "disabled"; }; blsp1_i2c3: i2c@78b8000 { compatible = "qcom,i2c-qup-v2.2.1"; reg = <0x078b8000 0x600>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_BLSP1_QUP4_I2C_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>; clock-names = "core", "iface"; dmas = <&blsp_dma 18>, <&blsp_dma 19>; dma-names = "tx", "rx"; status = "disabled"; }; blsp1_spi3: spi@78b8000 { compatible = "qcom,spi-qup-v2.2.1"; reg = <0x078b8000 0x600>; #address-cells = <1>; #size-cells = <0>; interrupts = ; spi-max-frequency = <50000000>; clocks = <&gcc GCC_BLSP1_QUP4_SPI_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>; clock-names = "core", "iface"; dmas = <&blsp_dma 18>, <&blsp_dma 19>; dma-names = "tx", "rx"; status = "disabled"; }; blsp1_i2c4: i2c@78b9000 { compatible = "qcom,i2c-qup-v2.2.1"; reg = <0x078b9000 0x600>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_BLSP1_QUP5_I2C_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>; clock-names = "core", "iface"; dmas = <&blsp_dma 20>, <&blsp_dma 21>; dma-names = "tx", "rx"; status = "disabled"; }; blsp1_spi4: spi@78b9000 { compatible = "qcom,spi-qup-v2.2.1"; reg = <0x078b9000 0x600>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_BLSP1_QUP5_SPI_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>; clock-names = "core", "iface"; dmas = <&blsp_dma 20>, <&blsp_dma 21>; dma-names = "tx", "rx"; status = "disabled"; }; intc: interrupt-controller@b000000 { compatible = "qcom,msm-qgic2"; reg = <0x0b000000 0x1000>, /* GICD */ <0x0b002000 0x2000>, /* GICC */ <0x0b001000 0x1000>, /* GICH */ <0x0b004000 0x2000>; /* GICV */ #address-cells = <1>; #size-cells = <1>; interrupt-controller; #interrupt-cells = <3>; interrupts = ; ranges = <0 0x0b00c000 0x3000>; v2m0: v2m@0 { compatible = "arm,gic-v2m-frame"; reg = <0x00000000 0xffd>; msi-controller; }; v2m1: v2m@1000 { compatible = "arm,gic-v2m-frame"; reg = <0x00001000 0xffd>; msi-controller; }; v2m2: v2m@2000 { compatible = "arm,gic-v2m-frame"; reg = <0x00002000 0xffd>; msi-controller; }; }; watchdog: watchdog@b017000 { compatible = "qcom,apss-wdt-ipq9574", "qcom,kpss-wdt"; reg = <0x0b017000 0x1000>; interrupts = ; clocks = <&sleep_clk>; timeout-sec = <30>; }; apcs_glb: mailbox@b111000 { compatible = "qcom,ipq9574-apcs-apps-global", "qcom,ipq6018-apcs-apps-global"; reg = <0x0b111000 0x1000>; #clock-cells = <1>; clocks = <&a73pll>, <&xo_board_clk>; clock-names = "pll", "xo"; #mbox-cells = <1>; }; a73pll: clock@b116000 { compatible = "qcom,ipq9574-a73pll"; reg = <0x0b116000 0x40>; #clock-cells = <0>; clocks = <&xo_board_clk>; clock-names = "xo"; }; timer@b120000 { compatible = "arm,armv7-timer-mem"; reg = <0x0b120000 0x1000>; #address-cells = <1>; #size-cells = <1>; ranges; frame@b120000 { reg = <0x0b121000 0x1000>, <0x0b122000 0x1000>; frame-number = <0>; interrupts = , ; }; frame@b123000 { reg = <0x0b123000 0x1000>; frame-number = <1>; interrupts = ; status = "disabled"; }; frame@b124000 { reg = <0x0b124000 0x1000>; frame-number = <2>; interrupts = ; status = "disabled"; }; frame@b125000 { reg = <0x0b125000 0x1000>; frame-number = <3>; interrupts = ; status = "disabled"; }; frame@b126000 { reg = <0x0b126000 0x1000>; frame-number = <4>; interrupts = ; status = "disabled"; }; frame@b127000 { reg = <0x0b127000 0x1000>; frame-number = <5>; interrupts = ; status = "disabled"; }; frame@b128000 { reg = <0x0b128000 0x1000>; frame-number = <6>; interrupts = ; status = "disabled"; }; }; }; thermal-zones { nss-top-thermal { polling-delay-passive = <0>; polling-delay = <0>; thermal-sensors = <&tsens 3>; trips { nss-top-critical { temperature = <125000>; hysteresis = <1000>; type = "critical"; }; }; }; ubi-0-thermal { polling-delay-passive = <0>; polling-delay = <0>; thermal-sensors = <&tsens 4>; trips { ubi_0-critical { temperature = <125000>; hysteresis = <1000>; type = "critical"; }; }; }; ubi-1-thermal { polling-delay-passive = <0>; polling-delay = <0>; thermal-sensors = <&tsens 5>; trips { ubi_1-critical { temperature = <125000>; hysteresis = <1000>; type = "critical"; }; }; }; ubi-2-thermal { polling-delay-passive = <0>; polling-delay = <0>; thermal-sensors = <&tsens 6>; trips { ubi_2-critical { temperature = <125000>; hysteresis = <1000>; type = "critical"; }; }; }; ubi-3-thermal { polling-delay-passive = <0>; polling-delay = <0>; thermal-sensors = <&tsens 7>; trips { ubi_3-critical { temperature = <125000>; hysteresis = <1000>; type = "critical"; }; }; }; cpuss0-thermal { polling-delay-passive = <0>; polling-delay = <0>; thermal-sensors = <&tsens 8>; trips { cpu-critical { temperature = <125000>; hysteresis = <1000>; type = "critical"; }; }; }; cpuss1-thermal { polling-delay-passive = <0>; polling-delay = <0>; thermal-sensors = <&tsens 9>; trips { cpu-critical { temperature = <125000>; hysteresis = <1000>; type = "critical"; }; }; }; cpu0-thermal { polling-delay-passive = <0>; polling-delay = <0>; thermal-sensors = <&tsens 10>; trips { cpu-critical { temperature = <120000>; hysteresis = <10000>; type = "critical"; }; cpu-passive { temperature = <110000>; hysteresis = <1000>; type = "passive"; }; }; }; cpu1-thermal { polling-delay-passive = <0>; polling-delay = <0>; thermal-sensors = <&tsens 11>; trips { cpu-critical { temperature = <120000>; hysteresis = <10000>; type = "critical"; }; cpu-passive { temperature = <110000>; hysteresis = <1000>; type = "passive"; }; }; }; cpu2-thermal { polling-delay-passive = <0>; polling-delay = <0>; thermal-sensors = <&tsens 12>; trips { cpu-critical { temperature = <120000>; hysteresis = <10000>; type = "critical"; }; cpu-passive { temperature = <110000>; hysteresis = <1000>; type = "passive"; }; }; }; cpu3-thermal { polling-delay-passive = <0>; polling-delay = <0>; thermal-sensors = <&tsens 13>; trips { cpu-critical { temperature = <120000>; hysteresis = <10000>; type = "critical"; }; cpu-passive { temperature = <110000>; hysteresis = <1000>; type = "passive"; }; }; }; wcss-phyb-thermal { polling-delay-passive = <0>; polling-delay = <0>; thermal-sensors = <&tsens 14>; trips { wcss_phyb-critical { temperature = <125000>; hysteresis = <1000>; type = "critical"; }; }; }; top-glue-thermal { polling-delay-passive = <0>; polling-delay = <0>; thermal-sensors = <&tsens 15>; trips { top_glue-critical { temperature = <125000>; hysteresis = <1000>; type = "critical"; }; }; }; }; timer { compatible = "arm,armv8-timer"; interrupts = , , , ; }; };