// SPDX-License-Identifier: (GPL-2.0 OR BSD-3-Clause) // // This file is provided under a dual BSD/GPLv2 license. When using or // redistributing this file, you may do so under either license. // // Copyright(c) 2018 Intel Corporation. All rights reserved. // // Authors: Liam Girdwood // Ranjani Sridharan // Rander Wang // Keyon Jie // /* * Hardware interface for generic Intel audio DSP HDA IP */ #include #include #include "../ops.h" #include "hda.h" /* * HDA Operations. */ int hda_dsp_ctrl_link_reset(struct snd_sof_dev *sdev, bool reset) { unsigned long timeout; u32 gctl = 0; u32 val; /* 0 to enter reset and 1 to exit reset */ val = reset ? 0 : SOF_HDA_GCTL_RESET; /* enter/exit HDA controller reset */ snd_sof_dsp_update_bits(sdev, HDA_DSP_HDA_BAR, SOF_HDA_GCTL, SOF_HDA_GCTL_RESET, val); /* wait to enter/exit reset */ timeout = jiffies + msecs_to_jiffies(HDA_DSP_CTRL_RESET_TIMEOUT); while (time_before(jiffies, timeout)) { gctl = snd_sof_dsp_read(sdev, HDA_DSP_HDA_BAR, SOF_HDA_GCTL); if ((gctl & SOF_HDA_GCTL_RESET) == val) return 0; usleep_range(500, 1000); } /* enter/exit reset failed */ dev_err(sdev->dev, "error: failed to %s HDA controller gctl 0x%x\n", reset ? "reset" : "ready", gctl); return -EIO; } int hda_dsp_ctrl_get_caps(struct snd_sof_dev *sdev) { struct hdac_bus *bus = sof_to_bus(sdev); u32 cap, offset, feature; int count = 0; offset = snd_sof_dsp_read(sdev, HDA_DSP_HDA_BAR, SOF_HDA_LLCH); do { cap = snd_sof_dsp_read(sdev, HDA_DSP_HDA_BAR, offset); dev_dbg(sdev->dev, "checking for capabilities at offset 0x%x\n", offset & SOF_HDA_CAP_NEXT_MASK); feature = (cap & SOF_HDA_CAP_ID_MASK) >> SOF_HDA_CAP_ID_OFF; switch (feature) { case SOF_HDA_PP_CAP_ID: dev_dbg(sdev->dev, "found DSP capability at 0x%x\n", offset); bus->ppcap = bus->remap_addr + offset; sdev->bar[HDA_DSP_PP_BAR] = bus->ppcap; break; case SOF_HDA_SPIB_CAP_ID: dev_dbg(sdev->dev, "found SPIB capability at 0x%x\n", offset); bus->spbcap = bus->remap_addr + offset; sdev->bar[HDA_DSP_SPIB_BAR] = bus->spbcap; break; case SOF_HDA_DRSM_CAP_ID: dev_dbg(sdev->dev, "found DRSM capability at 0x%x\n", offset); bus->drsmcap = bus->remap_addr + offset; sdev->bar[HDA_DSP_DRSM_BAR] = bus->drsmcap; break; case SOF_HDA_GTS_CAP_ID: dev_dbg(sdev->dev, "found GTS capability at 0x%x\n", offset); bus->gtscap = bus->remap_addr + offset; break; case SOF_HDA_ML_CAP_ID: dev_dbg(sdev->dev, "found ML capability at 0x%x\n", offset); bus->mlcap = bus->remap_addr + offset; break; default: dev_vdbg(sdev->dev, "found capability %d at 0x%x\n", feature, offset); break; } offset = cap & SOF_HDA_CAP_NEXT_MASK; } while (count++ <= SOF_HDA_MAX_CAPS && offset); return 0; } void hda_dsp_ctrl_ppcap_enable(struct snd_sof_dev *sdev, bool enable) { u32 val = enable ? SOF_HDA_PPCTL_GPROCEN : 0; snd_sof_dsp_update_bits(sdev, HDA_DSP_PP_BAR, SOF_HDA_REG_PP_PPCTL, SOF_HDA_PPCTL_GPROCEN, val); } void hda_dsp_ctrl_ppcap_int_enable(struct snd_sof_dev *sdev, bool enable) { u32 val = enable ? SOF_HDA_PPCTL_PIE : 0; snd_sof_dsp_update_bits(sdev, HDA_DSP_PP_BAR, SOF_HDA_REG_PP_PPCTL, SOF_HDA_PPCTL_PIE, val); } void hda_dsp_ctrl_misc_clock_gating(struct snd_sof_dev *sdev, bool enable) { u32 val = enable ? PCI_CGCTL_MISCBDCGE_MASK : 0; snd_sof_pci_update_bits(sdev, PCI_CGCTL, PCI_CGCTL_MISCBDCGE_MASK, val); } /* * enable/disable audio dsp clock gating and power gating bits. * This allows the HW to opportunistically power and clock gate * the audio dsp when it is idle */ int hda_dsp_ctrl_clock_power_gating(struct snd_sof_dev *sdev, bool enable) { #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA) struct hdac_bus *bus = sof_to_bus(sdev); #endif u32 val; /* enable/disable audio dsp clock gating */ val = enable ? PCI_CGCTL_ADSPDCGE : 0; snd_sof_pci_update_bits(sdev, PCI_CGCTL, PCI_CGCTL_ADSPDCGE, val); #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA) /* enable/disable L1 support */ val = enable ? SOF_HDA_VS_EM2_L1SEN : 0; snd_hdac_chip_updatel(bus, VS_EM2, SOF_HDA_VS_EM2_L1SEN, val); #endif /* enable/disable audio dsp power gating */ val = enable ? 0 : PCI_PGCTL_ADSPPGD; snd_sof_pci_update_bits(sdev, PCI_PGCTL, PCI_PGCTL_ADSPPGD, val); return 0; } #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA) /* * While performing reset, controller may not come back properly and causing * issues, so recommendation is to set CGCTL.MISCBDCGE to 0 then do reset * (init chip) and then again set CGCTL.MISCBDCGE to 1 */ int hda_dsp_ctrl_init_chip(struct snd_sof_dev *sdev, bool full_reset) { struct hdac_bus *bus = sof_to_bus(sdev); int ret; hda_dsp_ctrl_misc_clock_gating(sdev, false); ret = snd_hdac_bus_init_chip(bus, full_reset); hda_dsp_ctrl_misc_clock_gating(sdev, true); return ret; } #endif