summaryrefslogtreecommitdiff
path: root/arch/arm64/boot/dts/nuvoton/ma35d1.dtsi
blob: 781cdae566a012e53af085960d8ade9f9b0bc99f (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
// SPDX-License-Identifier: GPL-2.0
/*
 * Copyright (C) 2023 Nuvoton Technology Corp.
 * Author: Shan-Chun Hung <schung@nuvoton.com>
 *         Jacky huang <ychuang3@nuvoton.com>
 */

#include <dt-bindings/interrupt-controller/arm-gic.h>
#include <dt-bindings/input/input.h>
#include <dt-bindings/gpio/gpio.h>
#include <dt-bindings/clock/nuvoton,ma35d1-clk.h>
#include <dt-bindings/reset/nuvoton,ma35d1-reset.h>

/ {
	compatible = "nuvoton,ma35d1";
	interrupt-parent = <&gic>;
	#address-cells = <2>;
	#size-cells = <2>;

	cpus {
		#address-cells = <2>;
		#size-cells = <0>;

		cpu0: cpu@0 {
			device_type = "cpu";
			compatible = "arm,cortex-a35";
			reg = <0x0 0x0>;
			enable-method = "psci";
			next-level-cache = <&L2_0>;
		};

		cpu1: cpu@1 {
			device_type = "cpu";
			compatible = "arm,cortex-a35";
			reg = <0x0 0x1>;
			enable-method = "psci";
			next-level-cache = <&L2_0>;
		};

		L2_0: l2-cache {
			compatible = "cache";
			cache-level = <2>;
			cache-unified;
			cache-size = <0x80000>;
		};
	};

	psci {
		compatible = "arm,psci-0.2";
		method = "smc";
	};

	gic: interrupt-controller@50801000 {
		compatible = "arm,gic-400";
		reg = <0x0 0x50801000 0 0x1000>, /* GICD */
		      <0x0 0x50802000 0 0x2000>, /* GICC */
		      <0x0 0x50804000 0 0x2000>, /* GICH */
		      <0x0 0x50806000 0 0x2000>; /* GICV */
		#interrupt-cells = <3>;
		interrupt-parent = <&gic>;
		interrupt-controller;
		interrupts = <GIC_PPI 9 (GIC_CPU_MASK_RAW(0x13) |
			      IRQ_TYPE_LEVEL_HIGH)>;
	};

	timer {
		compatible = "arm,armv8-timer";
		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) |
			      IRQ_TYPE_LEVEL_LOW)>, /* Physical Secure */
			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) |
			      IRQ_TYPE_LEVEL_LOW)>, /* Physical Non-Secure */
			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) |
			      IRQ_TYPE_LEVEL_LOW)>, /* Virtual */
			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) |
			      IRQ_TYPE_LEVEL_LOW)>; /* Hypervisor */
		interrupt-parent = <&gic>;
	};

	soc {
		compatible = "simple-bus";
		#address-cells = <2>;
		#size-cells = <2>;
		ranges;

		sys: system-management@40460000 {
			compatible = "nuvoton,ma35d1-reset";
			reg = <0x0 0x40460000 0x0 0x200>;
			#reset-cells = <1>;
		};

		clk: clock-controller@40460200 {
			compatible = "nuvoton,ma35d1-clk";
			reg = <0x00000000 0x40460200 0x0 0x100>;
			#clock-cells = <1>;
			clocks = <&clk_hxt>;
		};

		uart0: serial@40700000 {
			compatible = "nuvoton,ma35d1-uart";
			reg = <0x0 0x40700000 0x0 0x100>;
			interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&clk UART0_GATE>;
			status = "disabled";
		};

		uart1: serial@40710000 {
			compatible = "nuvoton,ma35d1-uart";
			reg = <0x0 0x40710000 0x0 0x100>;
			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&clk UART1_GATE>;
			status = "disabled";
		};

		uart2: serial@40720000 {
			compatible = "nuvoton,ma35d1-uart";
			reg = <0x0 0x40720000 0x0 0x100>;
			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&clk UART2_GATE>;
			status = "disabled";
		};

		uart3: serial@40730000 {
			compatible = "nuvoton,ma35d1-uart";
			reg = <0x0 0x40730000 0x0 0x100>;
			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&clk UART3_GATE>;
			status = "disabled";
		};

		uart4: serial@40740000 {
			compatible = "nuvoton,ma35d1-uart";
			reg = <0x0 0x40740000 0x0 0x100>;
			interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&clk UART4_GATE>;
			status = "disabled";
		};

		uart5: serial@40750000 {
			compatible = "nuvoton,ma35d1-uart";
			reg = <0x0 0x40750000 0x0 0x100>;
			interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&clk UART5_GATE>;
			status = "disabled";
		};

		uart6: serial@40760000 {
			compatible = "nuvoton,ma35d1-uart";
			reg = <0x0 0x40760000 0x0 0x100>;
			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&clk UART6_GATE>;
			status = "disabled";
		};

		uart7: serial@40770000 {
			compatible = "nuvoton,ma35d1-uart";
			reg = <0x0 0x40770000 0x0 0x100>;
			interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&clk UART7_GATE>;
			status = "disabled";
		};

		uart8: serial@40780000 {
			compatible = "nuvoton,ma35d1-uart";
			reg = <0x0 0x40780000 0x0 0x100>;
			interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&clk UART8_GATE>;
			status = "disabled";
		};

		uart9: serial@40790000 {
			compatible = "nuvoton,ma35d1-uart";
			reg = <0x0 0x40790000 0x0 0x100>;
			interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&clk UART9_GATE>;
			status = "disabled";
		};

		uart10: serial@407a0000 {
			compatible = "nuvoton,ma35d1-uart";
			reg = <0x0 0x407a0000 0x0 0x100>;
			interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&clk UART10_GATE>;
			status = "disabled";
		};

		uart11: serial@407b0000 {
			compatible = "nuvoton,ma35d1-uart";
			reg = <0x0 0x407b0000 0x0 0x100>;
			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&clk UART11_GATE>;
			status = "disabled";
		};

		uart12: serial@407c0000 {
			compatible = "nuvoton,ma35d1-uart";
			reg = <0x0 0x407c0000 0x0 0x100>;
			interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&clk UART12_GATE>;
			status = "disabled";
		};

		uart13: serial@407d0000 {
			compatible = "nuvoton,ma35d1-uart";
			reg = <0x0 0x407d0000 0x0 0x100>;
			interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&clk UART13_GATE>;
			status = "disabled";
		};

		uart14: serial@407e0000 {
			compatible = "nuvoton,ma35d1-uart";
			reg = <0x0 0x407e0000 0x0 0x100>;
			interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&clk UART14_GATE>;
			status = "disabled";
		};

		uart15: serial@407f0000 {
			compatible = "nuvoton,ma35d1-uart";
			reg = <0x0 0x407f0000 0x0 0x100>;
			interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&clk UART15_GATE>;
			status = "disabled";
		};

		uart16: serial@40880000 {
			compatible = "nuvoton,ma35d1-uart";
			reg = <0x0 0x40880000 0x0 0x100>;
			interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&clk UART16_GATE>;
			status = "disabled";
		};
	};
};