summaryrefslogtreecommitdiff
path: root/drivers/staging/media/atomisp/pci/atomisp2/css2400/css_2401_csi2p_system/hrt/hive_isp_css_host_ids_hrt.h
blob: 8d4c9d67c0e24dd99d4ff9bc019007a1365bd560 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
/*
 * Support for Intel Camera Imaging ISP subsystem.
 * Copyright (c) 2015, Intel Corporation.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 */

#ifndef _hive_isp_css_host_ids_hrt_h_
#define _hive_isp_css_host_ids_hrt_h_

/* ISP_CSS identifiers */
#define INP_SYS       testbench_isp_isp_css_part_is_2400_inp_sys
#define ISYS_GP_REGS  testbench_isp_isp_css_part_is_2400_inp_sys_gpreg
#define ISYS_IRQ_CTRL testbench_isp_isp_css_part_is_2400_inp_sys_irq_ctrl
#define ISYS_CAP_A    testbench_isp_isp_css_part_is_2400_inp_sys_capt_unit_a
#define ISYS_CAP_B    testbench_isp_isp_css_part_is_2400_inp_sys_capt_unit_b
#define ISYS_CAP_C    testbench_isp_isp_css_part_is_2400_inp_sys_capt_unit_c
#define ISYS_INP_BUF  testbench_isp_isp_css_part_input_buffer
#define ISYS_INP_CTRL testbench_isp_isp_css_part_is_2400_inp_sys_inp_ctrl
#define ISYS_ACQ      testbench_isp_isp_css_part_is_2400_inp_sys_acq_unit

#define ISP           testbench_isp_isp_css_sec_part_isp
#define SP            testbench_isp_isp_css_sec_part_scp

#define IF_PRIM       testbench_isp_isp_css_part_is_2400_ifmt_ift_prim  
#define IF_PRIM_B     testbench_isp_isp_css_part_is_2400_ifmt_ift_prim_b
#define IF_SEC        testbench_isp_isp_css_part_is_2400_ifmt_ift_sec
#define IF_SEC_MASTER testbench_isp_isp_css_part_is_2400_ifmt_ift_sec_mt_out
#define STR_TO_MEM    testbench_isp_isp_css_part_is_2400_ifmt_mem_cpy
#define IFMT_GP_REGS  testbench_isp_isp_css_part_is_2400_ifmt_gp_reg
#define IFMT_IRQ_CTRL testbench_isp_isp_css_part_is_2400_ifmt_irq_ctrl

#define CSS_RECEIVER  testbench_isp_isp_css_part_is_2400_inp_sys_csi_receiver

#define TC            testbench_isp_isp_css_sec_part_gpd_tc
#define GPTIMER       testbench_isp_isp_css_sec_part_gpd_gptimer
#define DMA           testbench_isp_isp_css_sec_part_isp_dma
#define GDC           testbench_isp_isp_css_sec_part_gdc1
#define GDC2          testbench_isp_isp_css_sec_part_gdc2
#define IRQ_CTRL      testbench_isp_isp_css_sec_part_gpd_irq_ctrl
#define GPIO          testbench_isp_isp_css_sec_part_gpd_c_gpio
#define GP_REGS       testbench_isp_isp_css_sec_part_gpd_gp_reg
#define ISEL_GP_REGS  testbench_isp_isp_css_part_is_2400_isel_gpr
#define ISEL_IRQ_CTRL testbench_isp_isp_css_part_is_2400_isel_irq_ctrl
#define DATA_MMU      testbench_isp_isp_css_sec_part_data_out_sys_c_mmu
#define ICACHE_MMU    testbench_isp_isp_css_sec_part_icache_out_sys_c_mmu

/* next is actually not FIFO but FIFO adapter, or slave to streaming adapter */
#define ISP_SP_FIFO   testbench_isp_isp_css_sec_part_fa_sp_isp
#define ISEL_FIFO     testbench_isp_isp_css_part_is_2400_isel_sf_fa_in

#define FIFO_GPF_SP   testbench_isp_isp_css_sec_part_sf_fa2sp_in
#define FIFO_GPF_ISP  testbench_isp_isp_css_sec_part_sf_fa2isp_in
#define FIFO_SP_GPF   testbench_isp_isp_css_sec_part_sf_sp2fa_in
#define FIFO_ISP_GPF  testbench_isp_isp_css_sec_part_sf_isp2fa_in

#define DATA_OCP_MASTER    testbench_isp_isp_css_sec_part_data_out_sys_cio2ocp_wide_data_out_mt
#define ICACHE_OCP_MASTER  testbench_isp_isp_css_sec_part_icache_out_sys_cio2ocp_wide_data_out_mt

#define SP_IN_FIFO    testbench_isp_isp_css_sec_part_sf_fa2sp_in
#define SP_OUT_FIFO   testbench_isp_isp_css_sec_part_sf_sp2fa_out
#define ISP_IN_FIFO   testbench_isp_isp_css_sec_part_sf_fa2isp_in
#define ISP_OUT_FIFO  testbench_isp_isp_css_sec_part_sf_isp2fa_out
#define GEN_SHORT_PACK_PORT testbench_isp_isp_css_part_is_2400_inp_sys_csi_str_mon_fa_gensh_out

/* input_system_2401 identifiers */
#define ISYS2401_GP_REGS    testbench_isp_isp_css_part_is_2401_gpreg
#define ISYS2401_DMA        testbench_isp_isp_css_part_is_2401_dma
#define ISYS2401_IRQ_CTRL   testbench_isp_isp_css_part_is_2401_isys_irq_ctrl

#define ISYS2401_CSI_RX_A     testbench_isp_isp_css_part_is_2401_is_pipe_a_csi_rx
#define ISYS2401_MIPI_BE_A    testbench_isp_isp_css_part_is_2401_is_pipe_a_mipi_be
#define ISYS2401_S2M_A        testbench_isp_isp_css_part_is_2401_is_pipe_a_s2m
#define ISYS2401_PXG_A        testbench_isp_isp_css_part_is_2401_is_pipe_a_pxlgen
#define ISYS2401_IBUF_CNTRL_A testbench_isp_isp_css_part_is_2401_is_pipe_a_ibuf_ctrl
#define ISYS2401_IRQ_CTRL_A   testbench_isp_isp_css_part_is_2401_is_pipe_a_irq_ctrl_pipe

#define ISYS2401_CSI_RX_B     testbench_isp_isp_css_part_is_2401_is_pipe_b_csi_rx
#define ISYS2401_MIPI_BE_B    testbench_isp_isp_css_part_is_2401_is_pipe_b_mipi_be
#define ISYS2401_S2M_B        testbench_isp_isp_css_part_is_2401_is_pipe_b_s2m
#define ISYS2401_PXG_B        testbench_isp_isp_css_part_is_2401_is_pipe_b_pxlgen
#define ISYS2401_IBUF_CNTRL_B testbench_isp_isp_css_part_is_2401_is_pipe_b_ibuf_ctrl
#define ISYS2401_IRQ_CTRL_B   testbench_isp_isp_css_part_is_2401_is_pipe_b_irq_ctrl_pipe

#define ISYS2401_CSI_RX_C     testbench_isp_isp_css_part_is_2401_is_pipe_c_csi_rx
#define ISYS2401_MIPI_BE_C    testbench_isp_isp_css_part_is_2401_is_pipe_c_mipi_be
#define ISYS2401_S2M_C        testbench_isp_isp_css_part_is_2401_is_pipe_c_s2m
#define ISYS2401_PXG_C        testbench_isp_isp_css_part_is_2401_is_pipe_c_pxlgen
#define ISYS2401_IBUF_CNTRL_C testbench_isp_isp_css_part_is_2401_is_pipe_c_ibuf_ctrl
#define ISYS2401_IRQ_CTRL_C   testbench_isp_isp_css_part_is_2401_is_pipe_c_irq_ctrl_pipe


/* Testbench identifiers */
#define DDR             testbench_ddram
#define DDR_SMALL       testbench_ddram_small
#define XMEM            DDR
#define GPIO_ADAPTER    testbench_gp_adapter
#define SIG_MONITOR     testbench_sig_mon
#define DDR_SLAVE       testbench_ddram_ip0
#define DDR_SMALL_SLAVE testbench_ddram_small_ip0
#define HOST_MASTER     host_op0

#define CSI_SENSOR         testbench_vied_sensor
#define CSI_SENSOR_GP_REGS testbench_vied_sensor_gpreg
#define CSI_STR_IN_A       testbench_vied_sensor_tx_a_csi_tx_data_in
#define CSI_STR_IN_B       testbench_vied_sensor_tx_b_csi_tx_data_in
#define CSI_STR_IN_C       testbench_vied_sensor_tx_c_csi_tx_data_in
#define CSI_SENSOR_TX_A    testbench_vied_sensor_tx_a
#define CSI_SENSOR_TX_B    testbench_vied_sensor_tx_b
#define CSI_SENSOR_TX_C    testbench_vied_sensor_tx_c

#endif /* _hive_isp_css_host_ids_hrt_h_ */