/* SPDX-License-Identifier: MIT */ /* Copyright (c) 2025, NVIDIA CORPORATION. All rights reserved. */ #ifndef __NVRM_VMM_H__ #define __NVRM_VMM_H__ #include /* Excerpt of RM headers from https://github.com/NVIDIA/open-gpu-kernel-modules/tree/535.113.01 */ #define FERMI_VASPACE_A (0x000090f1) typedef struct { NvU32 index; NvV32 flags; NvU64 vaSize NV_ALIGN_BYTES(8); NvU64 vaStartInternal NV_ALIGN_BYTES(8); NvU64 vaLimitInternal NV_ALIGN_BYTES(8); NvU32 bigPageSize; NvU64 vaBase NV_ALIGN_BYTES(8); } NV_VASPACE_ALLOCATION_PARAMETERS; #define NV_VASPACE_ALLOCATION_INDEX_GPU_NEW 0x00 //