diff options
| author | Gabor Juhos <juhosg@openwrt.org> | 2012-08-02 16:00:52 +0200 | 
|---|---|---|
| committer | John W. Linville <linville@tuxdriver.com> | 2012-08-06 15:12:44 -0400 | 
| commit | 2a0b50c7703930a1f5d1d32ae116d988e9612cb6 (patch) | |
| tree | 691a54cd80a616e11f05c18c6cb8c5a2c14526d8 | |
| parent | 5fc512439f7a235e6b0ae05e42fa7d875fff3849 (diff) | |
ath9k: fix indentation in ar9003_hw_set_power_per_rate_table
The current indentation is off by one tab.
Signed-off-by: Gabor Juhos <juhosg@openwrt.org>
Signed-off-by: John W. Linville <linville@tuxdriver.com>
| -rw-r--r-- | drivers/net/wireless/ath/ath9k/ar9003_eeprom.c | 143 | 
1 files changed, 69 insertions, 74 deletions
diff --git a/drivers/net/wireless/ath/ath9k/ar9003_eeprom.c b/drivers/net/wireless/ath/ath9k/ar9003_eeprom.c index a2aa80f2c210..c37fe9620e41 100644 --- a/drivers/net/wireless/ath/ath9k/ar9003_eeprom.c +++ b/drivers/net/wireless/ath/ath9k/ar9003_eeprom.c @@ -4901,84 +4901,79 @@ static void ar9003_hw_set_power_per_rate_table(struct ath_hw *ah,  				i, cfgCtl, pCtlMode[ctlMode], ctlIndex[i],  				chan->channel); -				/* -				 * compare test group from regulatory -				 * channel list with test mode from pCtlMode -				 * list -				 */ -				if ((((cfgCtl & ~CTL_MODE_M) | -				       (pCtlMode[ctlMode] & CTL_MODE_M)) == -					ctlIndex[i]) || -				    (((cfgCtl & ~CTL_MODE_M) | -				       (pCtlMode[ctlMode] & CTL_MODE_M)) == -				     ((ctlIndex[i] & CTL_MODE_M) | -				       SD_NO_CTL))) { -					twiceMinEdgePower = -					  ar9003_hw_get_max_edge_power(pEepData, -								       freq, i, -								       is2ghz); - -					if ((cfgCtl & ~CTL_MODE_M) == SD_NO_CTL) -						/* -						 * Find the minimum of all CTL -						 * edge powers that apply to -						 * this channel -						 */ -						twiceMaxEdgePower = -							min(twiceMaxEdgePower, -							    twiceMinEdgePower); -						else { -							/* specific */ -							twiceMaxEdgePower = -							  twiceMinEdgePower; -							break; -						} +			/* +			 * compare test group from regulatory +			 * channel list with test mode from pCtlMode +			 * list +			 */ +			if ((((cfgCtl & ~CTL_MODE_M) | +			       (pCtlMode[ctlMode] & CTL_MODE_M)) == +				ctlIndex[i]) || +			    (((cfgCtl & ~CTL_MODE_M) | +			       (pCtlMode[ctlMode] & CTL_MODE_M)) == +			     ((ctlIndex[i] & CTL_MODE_M) | +			       SD_NO_CTL))) { +				twiceMinEdgePower = +				  ar9003_hw_get_max_edge_power(pEepData, +							       freq, i, +							       is2ghz); + +				if ((cfgCtl & ~CTL_MODE_M) == SD_NO_CTL) +					/* +					 * Find the minimum of all CTL +					 * edge powers that apply to +					 * this channel +					 */ +					twiceMaxEdgePower = +						min(twiceMaxEdgePower, +						    twiceMinEdgePower); +				else { +					/* specific */ +					twiceMaxEdgePower = twiceMinEdgePower; +					break;  				}  			} +		} -			minCtlPower = (u8)min(twiceMaxEdgePower, scaledPower); +		minCtlPower = (u8)min(twiceMaxEdgePower, scaledPower); -			ath_dbg(common, REGULATORY, -				"SEL-Min ctlMode %d pCtlMode %d 2xMaxEdge %d sP %d minCtlPwr %d\n", -				ctlMode, pCtlMode[ctlMode], twiceMaxEdgePower, -				scaledPower, minCtlPower); - -			/* Apply ctl mode to correct target power set */ -			switch (pCtlMode[ctlMode]) { -			case CTL_11B: -				for (i = ALL_TARGET_LEGACY_1L_5L; -				     i <= ALL_TARGET_LEGACY_11S; i++) -					pPwrArray[i] = -					  (u8)min((u16)pPwrArray[i], -						  minCtlPower); -				break; -			case CTL_11A: -			case CTL_11G: -				for (i = ALL_TARGET_LEGACY_6_24; -				     i <= ALL_TARGET_LEGACY_54; i++) -					pPwrArray[i] = -					  (u8)min((u16)pPwrArray[i], -						  minCtlPower); -				break; -			case CTL_5GHT20: -			case CTL_2GHT20: -				for (i = ALL_TARGET_HT20_0_8_16; -				     i <= ALL_TARGET_HT20_23; i++) -					pPwrArray[i] = -					  (u8)min((u16)pPwrArray[i], -						  minCtlPower); -				break; -			case CTL_5GHT40: -			case CTL_2GHT40: -				for (i = ALL_TARGET_HT40_0_8_16; -				     i <= ALL_TARGET_HT40_23; i++) -					pPwrArray[i] = -					  (u8)min((u16)pPwrArray[i], -						  minCtlPower); -				break; -			default: -			    break; -			} +		ath_dbg(common, REGULATORY, +			"SEL-Min ctlMode %d pCtlMode %d 2xMaxEdge %d sP %d minCtlPwr %d\n", +			ctlMode, pCtlMode[ctlMode], twiceMaxEdgePower, +			scaledPower, minCtlPower); + +		/* Apply ctl mode to correct target power set */ +		switch (pCtlMode[ctlMode]) { +		case CTL_11B: +			for (i = ALL_TARGET_LEGACY_1L_5L; +			     i <= ALL_TARGET_LEGACY_11S; i++) +				pPwrArray[i] = (u8)min((u16)pPwrArray[i], +						       minCtlPower); +			break; +		case CTL_11A: +		case CTL_11G: +			for (i = ALL_TARGET_LEGACY_6_24; +			     i <= ALL_TARGET_LEGACY_54; i++) +				pPwrArray[i] = (u8)min((u16)pPwrArray[i], +						       minCtlPower); +			break; +		case CTL_5GHT20: +		case CTL_2GHT20: +			for (i = ALL_TARGET_HT20_0_8_16; +			     i <= ALL_TARGET_HT20_23; i++) +				pPwrArray[i] = (u8)min((u16)pPwrArray[i], +						       minCtlPower); +			break; +		case CTL_5GHT40: +		case CTL_2GHT40: +			for (i = ALL_TARGET_HT40_0_8_16; +			     i <= ALL_TARGET_HT40_23; i++) +				pPwrArray[i] = (u8)min((u16)pPwrArray[i], +						       minCtlPower); +			break; +		default: +			break; +		}  	} /* end ctl mode checking */  }  | 
