diff options
| author | Olof Johansson <olof@lixom.net> | 2013-06-07 17:51:39 -0700 | 
|---|---|---|
| committer | Olof Johansson <olof@lixom.net> | 2013-06-07 17:52:38 -0700 | 
| commit | 94937fff01fdeff2f2bd36f739d9cb80c775ed50 (patch) | |
| tree | 9111c29b0468d8490fe3194d94948fb96772bdd6 | |
| parent | 54edc2524d0b3c60d7ff6fe2b779acfcc401c45b (diff) | |
| parent | e36572b64df358f0bc3a508e8761c81d7f3b8215 (diff) | |
Merge tag 'vt8500/dts-3.11' of git://github.com/linux-wmt/linux-vtwm into next/dt
From Tony Prisk, vt8500 devicetree updates for 3.11.
* tag 'vt8500/dts-3.11' of git://github.com/linux-wmt/linux-vtwm:
  dts: vt8500: Correct reference clock on WM8850 SoCs
  dts: vt8500: Add ARM, AHB, APB and DDR clock nodes to SoC files
  dts: vt8500: Populate missing PLL nodes
  dts: clk: vt8500: Update SoC dtsi to use WM8850 PLL  clocks
  dts: vt8500: Update serial nodes and disable by default in SoC files
  dts: vt8500: Add devicetree support for WM8750 SoC and APC8750 board
  dts: vt8500: Fix invalid/missing cpu nodes for soc files.
Signed-off-by: Olof Johansson <olof@lixom.net>
| -rw-r--r-- | arch/arm/boot/dts/Makefile | 1 | ||||
| -rw-r--r-- | arch/arm/boot/dts/vt8500-bv07.dts | 4 | ||||
| -rw-r--r-- | arch/arm/boot/dts/vt8500.dtsi | 29 | ||||
| -rw-r--r-- | arch/arm/boot/dts/wm8505-ref.dts | 4 | ||||
| -rw-r--r-- | arch/arm/boot/dts/wm8505.dtsi | 84 | ||||
| -rw-r--r-- | arch/arm/boot/dts/wm8650-mid.dts | 3 | ||||
| -rw-r--r-- | arch/arm/boot/dts/wm8650.dtsi | 79 | ||||
| -rw-r--r-- | arch/arm/boot/dts/wm8750-apc8750.dts | 30 | ||||
| -rw-r--r-- | arch/arm/boot/dts/wm8750.dtsi | 347 | ||||
| -rw-r--r-- | arch/arm/boot/dts/wm8850-w70v2.dts | 4 | ||||
| -rw-r--r-- | arch/arm/boot/dts/wm8850.dtsi | 94 | 
11 files changed, 649 insertions, 30 deletions
| diff --git a/arch/arm/boot/dts/Makefile b/arch/arm/boot/dts/Makefile index f4e8576cb3bf..3107b408a2f6 100644 --- a/arch/arm/boot/dts/Makefile +++ b/arch/arm/boot/dts/Makefile @@ -211,6 +211,7 @@ dtb-$(CONFIG_ARCH_VIRT) += xenvm-4.2.dtb  dtb-$(CONFIG_ARCH_VT8500) += vt8500-bv07.dtb \  	wm8505-ref.dtb \  	wm8650-mid.dtb \ +	wm8750-apc8750.dtb \  	wm8850-w70v2.dtb  dtb-$(CONFIG_ARCH_ZYNQ) += zynq-zc702.dtb diff --git a/arch/arm/boot/dts/vt8500-bv07.dts b/arch/arm/boot/dts/vt8500-bv07.dts index 877b33afa7ed..87f33310e2bc 100644 --- a/arch/arm/boot/dts/vt8500-bv07.dts +++ b/arch/arm/boot/dts/vt8500-bv07.dts @@ -30,3 +30,7 @@  		};  	};  }; + +&uart0 { +	status = "okay"; +}; diff --git a/arch/arm/boot/dts/vt8500.dtsi b/arch/arm/boot/dts/vt8500.dtsi index 4a4b96f6827e..51d0e912c8f5 100644 --- a/arch/arm/boot/dts/vt8500.dtsi +++ b/arch/arm/boot/dts/vt8500.dtsi @@ -11,6 +11,23 @@  / {  	compatible = "via,vt8500"; +	cpus { +		#address-cells = <0>; +		#size-cells = <0>; + +		cpu { +			device_type = "cpu"; +			compatible = "arm,arm926ej-s"; +		}; +	}; + +	aliases { +		serial0 = &uart0; +		serial1 = &uart1; +		serial2 = &uart2; +		serial3 = &uart3; +	}; +  	soc {  		#address-cells = <1>;  		#size-cells = <1>; @@ -111,32 +128,36 @@  			reg = <0xd8050400 0x100>;  		}; -		uart@d8200000 { +		uart0: serial@d8200000 {  			compatible = "via,vt8500-uart";  			reg = <0xd8200000 0x1040>;  			interrupts = <32>;  			clocks = <&clkuart0>; +			status = "disabled";  		}; -		uart@d82b0000 { +		uart1: serial@d82b0000 {  			compatible = "via,vt8500-uart";  			reg = <0xd82b0000 0x1040>;  			interrupts = <33>;  			clocks = <&clkuart1>; +			status = "disabled";  		}; -		uart@d8210000 { +		uart2: serial@d8210000 {  			compatible = "via,vt8500-uart";  			reg = <0xd8210000 0x1040>;  			interrupts = <47>;  			clocks = <&clkuart2>; +			status = "disabled";  		}; -		uart@d82c0000 { +		uart3: serial@d82c0000 {  			compatible = "via,vt8500-uart";  			reg = <0xd82c0000 0x1040>;  			interrupts = <50>;  			clocks = <&clkuart3>; +			status = "disabled";  		};  		rtc@d8100000 { diff --git a/arch/arm/boot/dts/wm8505-ref.dts b/arch/arm/boot/dts/wm8505-ref.dts index edd2cec3d37f..e3e6b9eb09d0 100644 --- a/arch/arm/boot/dts/wm8505-ref.dts +++ b/arch/arm/boot/dts/wm8505-ref.dts @@ -30,3 +30,7 @@  		};  	};  }; + +&uart0 { +	status = "okay"; +}; diff --git a/arch/arm/boot/dts/wm8505.dtsi b/arch/arm/boot/dts/wm8505.dtsi index b2bf359e852f..a1a854b8a454 100644 --- a/arch/arm/boot/dts/wm8505.dtsi +++ b/arch/arm/boot/dts/wm8505.dtsi @@ -12,11 +12,24 @@  	compatible = "wm,wm8505";  	cpus { -		cpu@0 { -			compatible = "arm,arm926ejs"; +		#address-cells = <0>; +		#size-cells = <0>; + +		cpu { +			device_type = "cpu"; +			compatible = "arm,arm926ej-s";  		};  	}; + 	aliases { +		serial0 = &uart0; +		serial1 = &uart1; +		serial2 = &uart2; +		serial3 = &uart3; +		serial4 = &uart4; +		serial5 = &uart5; + 	}; +  	soc {  		#address-cells = <1>;  		#size-cells = <1>; @@ -68,6 +81,13 @@  					clock-frequency = <25000000>;  				}; +				plla: plla { +					#clock-cells = <0>; +					compatible = "via,vt8500-pll-clock"; +					clocks = <&ref25>; +					reg = <0x200>; +				}; +  				pllb: pllb {  					#clock-cells = <0>;  					compatible = "via,vt8500-pll-clock"; @@ -75,6 +95,48 @@  					reg = <0x204>;  				}; +				pllc: pllc { +					#clock-cells = <0>; +					compatible = "via,vt8500-pll-clock"; +					clocks = <&ref25>; +					reg = <0x208>; +				}; + +				plld: plld { +					#clock-cells = <0>; +					compatible = "via,vt8500-pll-clock"; +					clocks = <&ref25>; +					reg = <0x20c>; +				}; + +				clkarm: arm { +					#clock-cells = <0>; +					compatible = "via,vt8500-device-clock"; +					clocks = <&plla>; +					divisor-reg = <0x300>; +				}; + +				clkahb: ahb { +					#clock-cells = <0>; +					compatible = "via,vt8500-device-clock"; +					clocks = <&pllb>; +					divisor-reg = <0x304>; +				}; + +				clkapb: apb { +					#clock-cells = <0>; +					compatible = "via,vt8500-device-clock"; +					clocks = <&pllb>; +					divisor-reg = <0x350>; +				}; + +				clkddr: ddr { +					#clock-cells = <0>; +					compatible = "via,vt8500-device-clock"; +					clocks = <&plld>; +					divisor-reg = <0x310>; +				}; +  				clkuart0: uart0 {  					#clock-cells = <0>;  					compatible = "via,vt8500-device-clock"; @@ -163,46 +225,52 @@  			reg = <0xd8050400 0x100>;  		}; -		uart@d8200000 { +		uart0: serial@d8200000 {  			compatible = "via,vt8500-uart";  			reg = <0xd8200000 0x1040>;  			interrupts = <32>;  			clocks = <&clkuart0>; +			status = "disabled";  		}; -		uart@d82b0000 { +		uart1: serial@d82b0000 {  			compatible = "via,vt8500-uart";  			reg = <0xd82b0000 0x1040>;  			interrupts = <33>;  			clocks = <&clkuart1>; +			status = "disabled";  		}; -		uart@d8210000 { +		uart2: serial@d8210000 {  			compatible = "via,vt8500-uart";  			reg = <0xd8210000 0x1040>;  			interrupts = <47>;  			clocks = <&clkuart2>; +			status = "disabled";  		}; -		uart@d82c0000 { +		uart3: serial@d82c0000 {  			compatible = "via,vt8500-uart";  			reg = <0xd82c0000 0x1040>;  			interrupts = <50>;  			clocks = <&clkuart3>; +			status = "disabled";  		}; -		uart@d8370000 { +		uart4: serial@d8370000 {  			compatible = "via,vt8500-uart";  			reg = <0xd8370000 0x1040>;  			interrupts = <31>;  			clocks = <&clkuart4>; +			status = "disabled";  		}; -		uart@d8380000 { +		uart5: serial@d8380000 {  			compatible = "via,vt8500-uart";  			reg = <0xd8380000 0x1040>;  			interrupts = <30>;  			clocks = <&clkuart5>; +			status = "disabled";  		};  		rtc@d8100000 { diff --git a/arch/arm/boot/dts/wm8650-mid.dts b/arch/arm/boot/dts/wm8650-mid.dts index 61671a0d9ede..dd0d1b602388 100644 --- a/arch/arm/boot/dts/wm8650-mid.dts +++ b/arch/arm/boot/dts/wm8650-mid.dts @@ -32,3 +32,6 @@  	};  }; +&uart0 { +	status = "okay"; +}; diff --git a/arch/arm/boot/dts/wm8650.dtsi b/arch/arm/boot/dts/wm8650.dtsi index dd8464eeb40d..7525982262ac 100644 --- a/arch/arm/boot/dts/wm8650.dtsi +++ b/arch/arm/boot/dts/wm8650.dtsi @@ -11,6 +11,21 @@  / {  	compatible = "wm,wm8650"; +	cpus { +		#address-cells = <0>; +		#size-cells = <0>; + +		cpu { +			device_type = "cpu"; +			compatible = "arm,arm926ej-s"; +		}; +	}; + + 	aliases { +		serial0 = &uart0; +		serial1 = &uart1; +	}; +  	soc {  		#address-cells = <1>;  		#size-cells = <1>; @@ -77,6 +92,55 @@  					reg = <0x204>;  				}; +				pllc: pllc { +					#clock-cells = <0>; +					compatible = "wm,wm8650-pll-clock"; +					clocks = <&ref25>; +					reg = <0x208>; +				}; + +				plld: plld { +					#clock-cells = <0>; +					compatible = "wm,wm8650-pll-clock"; +					clocks = <&ref25>; +					reg = <0x20c>; +				}; + +				plle: plle { +					#clock-cells = <0>; +					compatible = "wm,wm8650-pll-clock"; +					clocks = <&ref25>; +					reg = <0x210>; +				}; + +				clkarm: arm { +					#clock-cells = <0>; +					compatible = "via,vt8500-device-clock"; +					clocks = <&plla>; +					divisor-reg = <0x300>; +				}; + +				clkahb: ahb { +					#clock-cells = <0>; +					compatible = "via,vt8500-device-clock"; +					clocks = <&pllb>; +					divisor-reg = <0x304>; +				}; + +				clkapb: apb { +					#clock-cells = <0>; +					compatible = "via,vt8500-device-clock"; +					clocks = <&pllb>; +					divisor-reg = <0x320>; +				}; + +				clkddr: ddr { +					#clock-cells = <0>; +					compatible = "via,vt8500-device-clock"; +					clocks = <&plld>; +					divisor-reg = <0x310>; +				}; +  				clkuart0: uart0 {   					#clock-cells = <0>;   					compatible = "via,vt8500-device-clock"; @@ -93,14 +157,7 @@  					enable-bit = <2>;  				}; -				arm: arm { -					#clock-cells = <0>; -					compatible = "via,vt8500-device-clock"; -					clocks = <&plla>; -					divisor-reg = <0x300>; -				}; - -				sdhc: sdhc { +				clksdhc: sdhc {  					#clock-cells = <0>;  					compatible = "via,vt8500-device-clock";  					clocks = <&pllb>; @@ -140,18 +197,20 @@  			reg = <0xd8050400 0x100>;  		}; -		uart@d8200000 { +		uart0: serial@d8200000 {  			compatible = "via,vt8500-uart";  			reg = <0xd8200000 0x1040>;  			interrupts = <32>;  			clocks = <&clkuart0>; +			status = "disabled";  		}; -		uart@d82b0000 { +		uart1: serial@d82b0000 {  			compatible = "via,vt8500-uart";  			reg = <0xd82b0000 0x1040>;  			interrupts = <33>;  			clocks = <&clkuart1>; +			status = "disabled";  		};  		rtc@d8100000 { diff --git a/arch/arm/boot/dts/wm8750-apc8750.dts b/arch/arm/boot/dts/wm8750-apc8750.dts new file mode 100644 index 000000000000..37e4a408bf39 --- /dev/null +++ b/arch/arm/boot/dts/wm8750-apc8750.dts @@ -0,0 +1,30 @@ +/* + * wm8750-apc8750.dts + *  - Device tree file for VIA APC8750 + * + * Copyright (C) 2012 Tony Prisk <linux@prisktech.co.nz> + * + * Licensed under GPLv2 or later + */ + +/dts-v1/; +/include/ "wm8750.dtsi" + +/ { +	model = "VIA APC8750"; +}; + +&pinctrl { +	pinctrl-names = "default"; +	pinctrl-0 = <&i2c>; + +	i2c: i2c { +		wm,pins = <168 169 170 171>; +		wm,function = <2>;	/* alt */ +		wm,pull = <2>;	/* pull-up */ +	}; +}; + +&uart0 { +	status = "okay"; +}; diff --git a/arch/arm/boot/dts/wm8750.dtsi b/arch/arm/boot/dts/wm8750.dtsi new file mode 100644 index 000000000000..557a9c2ace49 --- /dev/null +++ b/arch/arm/boot/dts/wm8750.dtsi @@ -0,0 +1,347 @@ +/* + * wm8750.dtsi - Device tree file for Wondermedia WM8750 SoC + * + * Copyright (C) 2012 Tony Prisk <linux@prisktech.co.nz> + * + * Licensed under GPLv2 or later + */ + +/include/ "skeleton.dtsi" + +/ { +	compatible = "wm,wm8750"; + +	cpus { +		#address-cells = <0>; +		#size-cells = <0>; + +		cpu { +			device_type = "cpu"; +			compatible = "arm,arm1176ej-s"; +		}; +	}; + +	aliases { +		serial0 = &uart0; +		serial1 = &uart1; +		serial2 = &uart2; +		serial3 = &uart3; +		serial4 = &uart4; +		serial5 = &uart5; +		i2c0 = &i2c_0; +		i2c1 = &i2c_1; +	}; + +	soc { +		#address-cells = <1>; +		#size-cells = <1>; +		compatible = "simple-bus"; +		ranges; +		interrupt-parent = <&intc0>; + +		intc0: interrupt-controller@d8140000 { +			compatible = "via,vt8500-intc"; +			interrupt-controller; +			reg = <0xd8140000 0x10000>; +			#interrupt-cells = <1>; +		}; + +		/* Secondary IC cascaded to intc0 */ +		intc1: interrupt-controller@d8150000 { +			compatible = "via,vt8500-intc"; +			interrupt-controller; +			#interrupt-cells = <1>; +			reg = <0xD8150000 0x10000>; +			interrupts = <56 57 58 59 60 61 62 63>; +		}; + +		pinctrl: pinctrl@d8110000 { +			compatible = "wm,wm8750-pinctrl"; +			reg = <0xd8110000 0x10000>; +			interrupt-controller; +			#interrupt-cells = <2>; +			gpio-controller; +			#gpio-cells = <2>; +		}; + +		pmc@d8130000 { +			compatible = "via,vt8500-pmc"; +			reg = <0xd8130000 0x1000>; + +			clocks { +				#address-cells = <1>; +				#size-cells = <0>; + +				ref24: ref24M { +					#clock-cells = <0>; +					compatible = "fixed-clock"; +					clock-frequency = <24000000>; +				}; + +				ref25: ref25M { +					#clock-cells = <0>; +					compatible = "fixed-clock"; +					clock-frequency = <25000000>; +				}; + +				plla: plla { +					#clock-cells = <0>; +					compatible = "wm,wm8750-pll-clock"; +					clocks = <&ref25>; +					reg = <0x200>; +				}; + +				pllb: pllb { +					#clock-cells = <0>; +					compatible = "wm,wm8750-pll-clock"; +					clocks = <&ref25>; +					reg = <0x204>; +				}; + +				pllc: pllc { +					#clock-cells = <0>; +					compatible = "wm,wm8750-pll-clock"; +					clocks = <&ref25>; +					reg = <0x208>; +				}; + +				plld: plld { +					#clock-cells = <0>; +					compatible = "wm,wm8750-pll-clock"; +					clocks = <&ref25>; +					reg = <0x20C>; +				}; + +				plle: plle { +					#clock-cells = <0>; +					compatible = "wm,wm8750-pll-clock"; +					clocks = <&ref25>; +					reg = <0x210>; +				}; + +				clkarm: arm { +					#clock-cells = <0>; +					compatible = "via,vt8500-device-clock"; +					clocks = <&plla>; +					divisor-reg = <0x300>; +				}; + +				clkahb: ahb { +					#clock-cells = <0>; +					compatible = "via,vt8500-device-clock"; +					clocks = <&pllb>; +					divisor-reg = <0x304>; +				}; + +				clkapb: apb { +					#clock-cells = <0>; +					compatible = "via,vt8500-device-clock"; +					clocks = <&pllb>; +					divisor-reg = <0x320>; +				}; + +				clkddr: ddr { +					#clock-cells = <0>; +					compatible = "via,vt8500-device-clock"; +					clocks = <&plld>; +					divisor-reg = <0x310>; +				}; + +				clkuart0: uart0 { +					#clock-cells = <0>; +					compatible = "via,vt8500-device-clock"; +					clocks = <&ref24>; +					enable-reg = <0x254>; +					enable-bit = <24>; +				}; + +				clkuart1: uart1 { +					#clock-cells = <0>; +					compatible = "via,vt8500-device-clock"; +					clocks = <&ref24>; +					enable-reg = <0x254>; +					enable-bit = <25>; +				}; + +                                clkuart2: uart2 { +                                        #clock-cells = <0>; +                                        compatible = "via,vt8500-device-clock"; +                                        clocks = <&ref24>; +                                        enable-reg = <0x254>; +                                        enable-bit = <26>; +                                }; + +                                clkuart3: uart3 { +                                        #clock-cells = <0>; +                                        compatible = "via,vt8500-device-clock"; +                                        clocks = <&ref24>; +                                        enable-reg = <0x254>; +                                        enable-bit = <27>; +                                }; + +                                clkuart4: uart4 { +                                        #clock-cells = <0>; +                                        compatible = "via,vt8500-device-clock"; +                                        clocks = <&ref24>; +                                        enable-reg = <0x254>; +                                        enable-bit = <28>; +                                }; + +                                clkuart5: uart5 { +                                        #clock-cells = <0>; +                                        compatible = "via,vt8500-device-clock"; +                                        clocks = <&ref24>; +                                        enable-reg = <0x254>; +                                        enable-bit = <29>; +                                }; + +				clkpwm: pwm { +					#clock-cells = <0>; +					compatible = "via,vt8500-device-clock"; +					clocks = <&pllb>; +					divisor-reg = <0x350>; +					enable-reg = <0x250>; +					enable-bit = <17>; +				}; + +				clksdhc: sdhc { +					#clock-cells = <0>; +					compatible = "via,vt8500-device-clock"; +					clocks = <&pllb>; +					divisor-reg = <0x330>; +					divisor-mask = <0x3f>; +					enable-reg = <0x250>; +					enable-bit = <0>; +				}; + +				clki2c0: i2c0clk { +					#clock-cells = <0>; +					compatible = "via,vt8500-device-clock"; +					clocks = <&pllb>; +					divisor-reg = <0x3A0>; +					enable-reg = <0x250>; +					enable-bit = <8>; +				}; + +				clki2c1: i2c1clk { +					#clock-cells = <0>; +					compatible = "via,vt8500-device-clock"; +					clocks = <&pllb>; +					divisor-reg = <0x3A4>; +					enable-reg = <0x250>; +					enable-bit = <9>; +				}; +			}; +		}; + +		pwm: pwm@d8220000 { +			#pwm-cells = <3>; +			compatible = "via,vt8500-pwm"; +			reg = <0xd8220000 0x100>; +			clocks = <&clkpwm>; +		}; + +		timer@d8130100 { +			compatible = "via,vt8500-timer"; +			reg = <0xd8130100 0x28>; +			interrupts = <36>; +		}; + +		ehci@d8007900 { +			compatible = "via,vt8500-ehci"; +			reg = <0xd8007900 0x200>; +			interrupts = <26>; +		}; + +		uhci@d8007b00 { +			compatible = "platform-uhci"; +			reg = <0xd8007b00 0x200>; +			interrupts = <26>; +		}; + +		uhci@d8008d00 { +			compatible = "platform-uhci"; +			reg = <0xd8008d00 0x200>; +			interrupts = <26>; +		}; + +		uart0: serial@d8200000 { +			compatible = "via,vt8500-uart"; +			reg = <0xd8200000 0x1040>; +			interrupts = <32>; +			clocks = <&clkuart0>; +			status = "disabled"; +		}; + +		uart1: serial@d82b0000 { +			compatible = "via,vt8500-uart"; +			reg = <0xd82b0000 0x1040>; +			interrupts = <33>; +			clocks = <&clkuart1>; +			status = "disabled"; +		}; + +                uart2: serial@d8210000 { +                        compatible = "via,vt8500-uart"; +                        reg = <0xd8210000 0x1040>; +                        interrupts = <47>; +                        clocks = <&clkuart2>; +			status = "disabled"; +                }; + +                uart3: serial@d82c0000 { +                        compatible = "via,vt8500-uart"; +                        reg = <0xd82c0000 0x1040>; +                        interrupts = <50>; +                        clocks = <&clkuart3>; +			status = "disabled"; +                }; + +                uart4: serial@d8370000 { +                        compatible = "via,vt8500-uart"; +                        reg = <0xd8370000 0x1040>; +                        interrupts = <30>; +                        clocks = <&clkuart4>; +			status = "disabled"; +                }; + +                uart5: serial@d8380000 { +                        compatible = "via,vt8500-uart"; +                        reg = <0xd8380000 0x1040>; +                        interrupts = <43>; +                        clocks = <&clkuart5>; +			status = "disabled"; +                }; + +		rtc@d8100000 { +			compatible = "via,vt8500-rtc"; +			reg = <0xd8100000 0x10000>; +			interrupts = <48>; +		}; + +		sdhc@d800a000 { +			compatible = "wm,wm8505-sdhc"; +			reg = <0xd800a000 0x1000>; +			interrupts = <20 21>; +			clocks = <&clksdhc>; +			bus-width = <4>; +			sdon-inverted; +		}; + +		i2c_0: i2c@d8280000 { +			compatible = "wm,wm8505-i2c"; +			reg = <0xd8280000 0x1000>; +			interrupts = <19>; +			clocks = <&clki2c0>; +			clock-frequency = <400000>; +		}; + +		i2c_1: i2c@d8320000 { +			compatible = "wm,wm8505-i2c"; +			reg = <0xd8320000 0x1000>; +			interrupts = <18>; +			clocks = <&clki2c1>; +			clock-frequency = <400000>; +		}; +	}; +}; diff --git a/arch/arm/boot/dts/wm8850-w70v2.dts b/arch/arm/boot/dts/wm8850-w70v2.dts index 32d22532cd6c..90e913fb64be 100644 --- a/arch/arm/boot/dts/wm8850-w70v2.dts +++ b/arch/arm/boot/dts/wm8850-w70v2.dts @@ -41,3 +41,7 @@  		};  	};  }; + +&uart0 { +	status = "okay"; +}; diff --git a/arch/arm/boot/dts/wm8850.dtsi b/arch/arm/boot/dts/wm8850.dtsi index fc790d0aee66..d98386dd2882 100644 --- a/arch/arm/boot/dts/wm8850.dtsi +++ b/arch/arm/boot/dts/wm8850.dtsi @@ -11,6 +11,17 @@  / {  	compatible = "wm,wm8850"; +	cpus { +		#address-cells = <1>; +		#size-cells = <0>; + +		cpu@0 { +			device_type = "cpu"; +			compatible = "arm,cortex-a9"; +			reg = <0x0>; +		}; +	}; +  	aliases {  		serial0 = &uart0;  		serial1 = &uart1; @@ -72,18 +83,81 @@  				plla: plla {  					#clock-cells = <0>; -					compatible = "wm,wm8750-pll-clock"; -					clocks = <&ref25>; +					compatible = "wm,wm8850-pll-clock"; +					clocks = <&ref24>;  					reg = <0x200>;  				};  				pllb: pllb {  					#clock-cells = <0>; -					compatible = "wm,wm8750-pll-clock"; -					clocks = <&ref25>; +					compatible = "wm,wm8850-pll-clock"; +					clocks = <&ref24>;  					reg = <0x204>;  				}; +				pllc: pllc { +					#clock-cells = <0>; +					compatible = "wm,wm8850-pll-clock"; +					clocks = <&ref24>; +					reg = <0x208>; +				}; + +				plld: plld { +					#clock-cells = <0>; +					compatible = "wm,wm8850-pll-clock"; +					clocks = <&ref24>; +					reg = <0x20c>; +				}; + +				plle: plle { +					#clock-cells = <0>; +					compatible = "wm,wm8850-pll-clock"; +					clocks = <&ref24>; +					reg = <0x210>; +				}; + +				pllf: pllf { +					#clock-cells = <0>; +					compatible = "wm,wm8850-pll-clock"; +					clocks = <&ref24>; +					reg = <0x214>; +				}; + +				pllg: pllg { +					#clock-cells = <0>; +					compatible = "wm,wm8850-pll-clock"; +					clocks = <&ref24>; +					reg = <0x218>; +				}; + +				clkarm: arm { +					#clock-cells = <0>; +					compatible = "via,vt8500-device-clock"; +					clocks = <&plla>; +					divisor-reg = <0x300>; +				}; + +				clkahb: ahb { +					#clock-cells = <0>; +					compatible = "via,vt8500-device-clock"; +					clocks = <&pllb>; +					divisor-reg = <0x304>; +				}; + +				clkapb: apb { +					#clock-cells = <0>; +					compatible = "via,vt8500-device-clock"; +					clocks = <&pllb>; +					divisor-reg = <0x320>; +				}; + +				clkddr: ddr { +					#clock-cells = <0>; +					compatible = "via,vt8500-device-clock"; +					clocks = <&plld>; +					divisor-reg = <0x310>; +				}; +  				clkuart0: uart0 {  					#clock-cells = <0>;  					compatible = "via,vt8500-device-clock"; @@ -178,32 +252,36 @@  			interrupts = <26>;  		}; -		uart0: uart@d8200000 { +		uart0: serial@d8200000 {  			compatible = "via,vt8500-uart";  			reg = <0xd8200000 0x1040>;  			interrupts = <32>;  			clocks = <&clkuart0>; +			status = "disabled";  		}; -		uart1: uart@d82b0000 { +		uart1: serial@d82b0000 {  			compatible = "via,vt8500-uart";  			reg = <0xd82b0000 0x1040>;  			interrupts = <33>;  			clocks = <&clkuart1>; +			status = "disabled";  		}; -                uart2: uart@d8210000 { +                uart2: serial@d8210000 {                          compatible = "via,vt8500-uart";                          reg = <0xd8210000 0x1040>;                          interrupts = <47>;                          clocks = <&clkuart2>; +			status = "disabled";                  }; -                uart3: uart@d82c0000 { +                uart3: serial@d82c0000 {                          compatible = "via,vt8500-uart";                          reg = <0xd82c0000 0x1040>;                          interrupts = <50>;                          clocks = <&clkuart3>; +			status = "disabled";                  };  		rtc@d8100000 { | 
