summaryrefslogtreecommitdiff
path: root/drivers/fpga/fpga-mgr.c
diff options
context:
space:
mode:
authorSakari Ailus <sakari.ailus@linux.intel.com>2020-08-25 00:06:26 +0200
committerMauro Carvalho Chehab <mchehab+huawei@kernel.org>2020-12-07 17:03:56 +0100
commit900c33e86e4b53e96e6ea10e9737870e03911a66 (patch)
tree8dff709510edc0705b6368f05058a6fccf46cf94 /drivers/fpga/fpga-mgr.c
parentb41f270841f85b9b4f8530b9f2020ff3ba1cfec5 (diff)
media: ccs-pll: Add support for DDR OP system and pixel clocks
Add support for dual data rate operational system and pixel clocks. This is implemented using two PLL flags. Signed-off-by: Sakari Ailus <sakari.ailus@linux.intel.com> Signed-off-by: Mauro Carvalho Chehab <mchehab+huawei@kernel.org>
Diffstat (limited to 'drivers/fpga/fpga-mgr.c')
0 files changed, 0 insertions, 0 deletions