diff options
author | Thierry Bultel <thierry.bultel.yh@bp.renesas.com> | 2025-05-15 16:18:20 +0200 |
---|---|---|
committer | Geert Uytterhoeven <geert+renesas@glider.be> | 2025-06-10 10:24:17 +0200 |
commit | 065fe720eec6e627afa24da387ff970afd9a8dcb (patch) | |
tree | 4267403fe564d5f66f7bdf048fd3b8b789ba16d3 /tools/perf/util/scripting-engines/trace-event-python.c | |
parent | e5e8a9cce55300c607ff5af3c2d05e910fa15a43 (diff) |
clk: renesas: Add support for R9A09G077 SoC
RZ/T2H has 2 register blocks at different addresses.
The clock tree has configurable dividers and mux selectors.
Add these new clock types, new register layout type, and
registration code for mux and div in registration callback.
Signed-off-by: Thierry Bultel <thierry.bultel.yh@bp.renesas.com>
Reviewed-by: Geert Uytterhoeven <geert+renesas@glider.be>
Link: https://lore.kernel.org/20250515141828.43444-6-thierry.bultel.yh@bp.renesas.com
Signed-off-by: Geert Uytterhoeven <geert+renesas@glider.be>
Diffstat (limited to 'tools/perf/util/scripting-engines/trace-event-python.c')
0 files changed, 0 insertions, 0 deletions