blob: 0245a53fc3343e26f4adb223eb92b43e5744bf09 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
|
/* SPDX-License-Identifier: (GPL-2.0-only OR MIT) */
/*
* Copyright (c) 2022 Rockchip Electronics Co. Ltd.
* Copyright (c) 2024 Yao Zi <ziyao@disroot.org>
* Author: Joseph Chen <chenjh@rock-chips.com>
*/
#ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3528_H
#define _DT_BINDINGS_CLK_ROCKCHIP_RK3528_H
/* cru-clocks indices */
#define PLL_APLL 0
#define PLL_CPLL 1
#define PLL_GPLL 2
#define PLL_PPLL 3
#define PLL_DPLL 4
#define ARMCLK 5
#define XIN_OSC0_HALF 6
#define CLK_MATRIX_50M_SRC 7
#define CLK_MATRIX_100M_SRC 8
#define CLK_MATRIX_150M_SRC 9
#define CLK_MATRIX_200M_SRC 10
#define CLK_MATRIX_250M_SRC 11
#define CLK_MATRIX_300M_SRC 12
#define CLK_MATRIX_339M_SRC 13
#define CLK_MATRIX_400M_SRC 14
#define CLK_MATRIX_500M_SRC 15
#define CLK_MATRIX_600M_SRC 16
#define CLK_UART0_SRC 17
#define CLK_UART0_FRAC 18
#define SCLK_UART0 19
#define CLK_UART1_SRC 20
#define CLK_UART1_FRAC 21
#define SCLK_UART1 22
#define CLK_UART2_SRC 23
#define CLK_UART2_FRAC 24
#define SCLK_UART2 25
#define CLK_UART3_SRC 26
#define CLK_UART3_FRAC 27
#define SCLK_UART3 28
#define CLK_UART4_SRC 29
#define CLK_UART4_FRAC 30
#define SCLK_UART4 31
#define CLK_UART5_SRC 32
#define CLK_UART5_FRAC 33
#define SCLK_UART5 34
#define CLK_UART6_SRC 35
#define CLK_UART6_FRAC 36
#define SCLK_UART6 37
#define CLK_UART7_SRC 38
#define CLK_UART7_FRAC 39
#define SCLK_UART7 40
#define CLK_I2S0_2CH_SRC 41
#define CLK_I2S0_2CH_FRAC 42
#define MCLK_I2S0_2CH_SAI_SRC 43
#define CLK_I2S3_8CH_SRC 44
#define CLK_I2S3_8CH_FRAC 45
#define MCLK_I2S3_8CH_SAI_SRC 46
#define CLK_I2S1_8CH_SRC 47
#define CLK_I2S1_8CH_FRAC 48
#define MCLK_I2S1_8CH_SAI_SRC 49
#define CLK_I2S2_2CH_SRC 50
#define CLK_I2S2_2CH_FRAC 51
#define MCLK_I2S2_2CH_SAI_SRC 52
#define CLK_SPDIF_SRC 53
#define CLK_SPDIF_FRAC 54
#define MCLK_SPDIF_SRC 55
#define DCLK_VOP_SRC0 56
#define DCLK_VOP_SRC1 57
#define CLK_HSM 58
#define CLK_CORE_SRC_ACS 59
#define CLK_CORE_SRC_PVTMUX 60
#define CLK_CORE_SRC 61
#define CLK_CORE 62
#define ACLK_M_CORE_BIU 63
#define CLK_CORE_PVTPLL_SRC 64
#define PCLK_DBG 65
#define SWCLKTCK 66
#define CLK_SCANHS_CORE 67
#define CLK_SCANHS_ACLKM_CORE 68
#define CLK_SCANHS_PCLK_DBG 69
#define CLK_SCANHS_PCLK_CPU_BIU 70
#define PCLK_CPU_ROOT 71
#define PCLK_CORE_GRF 72
#define PCLK_DAPLITE_BIU 73
#define PCLK_CPU_BIU 74
#define CLK_REF_PVTPLL_CORE 75
#define ACLK_BUS_VOPGL_ROOT 76
#define ACLK_BUS_VOPGL_BIU 77
#define ACLK_BUS_H_ROOT 78
#define ACLK_BUS_H_BIU 79
#define ACLK_BUS_ROOT 80
#define HCLK_BUS_ROOT 81
#define PCLK_BUS_ROOT 82
#define ACLK_BUS_M_ROOT 83
#define ACLK_SYSMEM_BIU 84
#define CLK_TIMER_ROOT 85
#define ACLK_BUS_BIU 86
#define HCLK_BUS_BIU 87
#define PCLK_BUS_BIU 88
#define PCLK_DFT2APB 89
#define PCLK_BUS_GRF 90
#define ACLK_BUS_M_BIU 91
#define ACLK_GIC 92
#define ACLK_SPINLOCK 93
#define ACLK_DMAC 94
#define PCLK_TIMER 95
#define CLK_TIMER0 96
#define CLK_TIMER1 97
#define CLK_TIMER2 98
#define CLK_TIMER3 99
#define CLK_TIMER4 100
#define CLK_TIMER5 101
#define PCLK_JDBCK_DAP 102
#define CLK_JDBCK_DAP 103
#define PCLK_WDT_NS 104
#define TCLK_WDT_NS 105
#define HCLK_TRNG_NS 106
#define PCLK_UART0 107
#define PCLK_DMA2DDR 108
#define ACLK_DMA2DDR 109
#define PCLK_PWM0 110
#define CLK_PWM0 111
#define CLK_CAPTURE_PWM0 112
#define PCLK_PWM1 113
#define CLK_PWM1 114
#define CLK_CAPTURE_PWM1 115
#define PCLK_SCR 116
#define ACLK_DCF 117
#define PCLK_INTMUX 118
#define CLK_PPLL_I 119
#define CLK_PPLL_MUX 120
#define CLK_PPLL_100M_MATRIX 121
#define CLK_PPLL_50M_MATRIX 122
#define CLK_REF_PCIE_INNER_PHY 123
#define CLK_REF_PCIE_100M_PHY 124
#define ACLK_VPU_L_ROOT 125
#define CLK_GMAC1_VPU_25M 126
#define CLK_PPLL_125M_MATRIX 127
#define ACLK_VPU_ROOT 128
#define HCLK_VPU_ROOT 129
#define PCLK_VPU_ROOT 130
#define ACLK_VPU_BIU 131
#define HCLK_VPU_BIU 132
#define PCLK_VPU_BIU 133
#define ACLK_VPU 134
#define HCLK_VPU 135
#define PCLK_CRU_PCIE 136
#define PCLK_VPU_GRF 137
#define HCLK_SFC 138
#define SCLK_SFC 139
#define CCLK_SRC_EMMC 140
#define HCLK_EMMC 141
#define ACLK_EMMC 142
#define BCLK_EMMC 143
#define TCLK_EMMC 144
#define PCLK_GPIO1 145
#define DBCLK_GPIO1 146
#define ACLK_VPU_L_BIU 147
#define PCLK_VPU_IOC 148
#define HCLK_SAI_I2S0 149
#define MCLK_SAI_I2S0 150
#define HCLK_SAI_I2S2 151
#define MCLK_SAI_I2S2 152
#define PCLK_ACODEC 153
#define MCLK_ACODEC_TX 154
#define PCLK_GPIO3 155
#define DBCLK_GPIO3 156
#define PCLK_SPI1 157
#define CLK_SPI1 158
#define SCLK_IN_SPI1 159
#define PCLK_UART2 160
#define PCLK_UART5 161
#define PCLK_UART6 162
#define PCLK_UART7 163
#define PCLK_I2C3 164
#define CLK_I2C3 165
#define PCLK_I2C5 166
#define CLK_I2C5 167
#define PCLK_I2C6 168
#define CLK_I2C6 169
#define ACLK_MAC_VPU 170
#define PCLK_MAC_VPU 171
#define CLK_GMAC1_RMII_VPU 172
#define CLK_GMAC1_SRC_VPU 173
#define PCLK_PCIE 174
#define CLK_PCIE_AUX 175
#define ACLK_PCIE 176
#define HCLK_PCIE_SLV 177
#define HCLK_PCIE_DBI 178
#define PCLK_PCIE_PHY 179
#define PCLK_PIPE_GRF 180
#define CLK_PIPE_USB3OTG_COMBO 181
#define CLK_UTMI_USB3OTG 182
#define CLK_PCIE_PIPE_PHY 183
#define CCLK_SRC_SDIO0 184
#define HCLK_SDIO0 185
#define CCLK_SRC_SDIO1 186
#define HCLK_SDIO1 187
#define CLK_TS_0 188
#define CLK_TS_1 189
#define PCLK_CAN2 190
#define CLK_CAN2 191
#define PCLK_CAN3 192
#define CLK_CAN3 193
#define PCLK_SARADC 194
#define CLK_SARADC 195
#define PCLK_TSADC 196
#define CLK_TSADC 197
#define CLK_TSADC_TSEN 198
#define ACLK_USB3OTG 199
#define CLK_REF_USB3OTG 200
#define CLK_SUSPEND_USB3OTG 201
#define ACLK_GPU_ROOT 202
#define PCLK_GPU_ROOT 203
#define ACLK_GPU_BIU 204
#define PCLK_GPU_BIU 205
#define ACLK_GPU 206
#define CLK_GPU_PVTPLL_SRC 207
#define ACLK_GPU_MALI 208
#define HCLK_RKVENC_ROOT 209
#define ACLK_RKVENC_ROOT 210
#define PCLK_RKVENC_ROOT 211
#define HCLK_RKVENC_BIU 212
#define ACLK_RKVENC_BIU 213
#define PCLK_RKVENC_BIU 214
#define HCLK_RKVENC 215
#define ACLK_RKVENC 216
#define CLK_CORE_RKVENC 217
#define HCLK_SAI_I2S1 218
#define MCLK_SAI_I2S1 219
#define PCLK_I2C1 220
#define CLK_I2C1 221
#define PCLK_I2C0 222
#define CLK_I2C0 223
#define CLK_UART_JTAG 224
#define PCLK_SPI0 225
#define CLK_SPI0 226
#define SCLK_IN_SPI0 227
#define PCLK_GPIO4 228
#define DBCLK_GPIO4 229
#define PCLK_RKVENC_IOC 230
#define HCLK_SPDIF 231
#define MCLK_SPDIF 232
#define HCLK_PDM 233
#define MCLK_PDM 234
#define PCLK_UART1 235
#define PCLK_UART3 236
#define PCLK_RKVENC_GRF 237
#define PCLK_CAN0 238
#define CLK_CAN0 239
#define PCLK_CAN1 240
#define CLK_CAN1 241
#define ACLK_VO_ROOT 242
#define HCLK_VO_ROOT 243
#define PCLK_VO_ROOT 244
#define ACLK_VO_BIU 245
#define HCLK_VO_BIU 246
#define PCLK_VO_BIU 247
#define HCLK_RGA2E 248
#define ACLK_RGA2E 249
#define CLK_CORE_RGA2E 250
#define HCLK_VDPP 251
#define ACLK_VDPP 252
#define CLK_CORE_VDPP 253
#define PCLK_VO_GRF 254
#define PCLK_CRU 255
#define ACLK_VOP_ROOT 256
#define ACLK_VOP_BIU 257
#define HCLK_VOP 258
#define DCLK_VOP0 259
#define DCLK_VOP1 260
#define ACLK_VOP 261
#define PCLK_HDMI 262
#define CLK_SFR_HDMI 263
#define CLK_CEC_HDMI 264
#define CLK_SPDIF_HDMI 265
#define CLK_HDMIPHY_TMDSSRC 266
#define CLK_HDMIPHY_PREP 267
#define PCLK_HDMIPHY 268
#define HCLK_HDCP_KEY 269
#define ACLK_HDCP 270
#define HCLK_HDCP 271
#define PCLK_HDCP 272
#define HCLK_CVBS 273
#define DCLK_CVBS 274
#define DCLK_4X_CVBS 275
#define ACLK_JPEG_DECODER 276
#define HCLK_JPEG_DECODER 277
#define ACLK_VO_L_ROOT 278
#define ACLK_VO_L_BIU 279
#define ACLK_MAC_VO 280
#define PCLK_MAC_VO 281
#define CLK_GMAC0_SRC 282
#define CLK_GMAC0_RMII_50M 283
#define CLK_GMAC0_TX 284
#define CLK_GMAC0_RX 285
#define ACLK_JPEG_ROOT 286
#define ACLK_JPEG_BIU 287
#define HCLK_SAI_I2S3 288
#define MCLK_SAI_I2S3 289
#define CLK_MACPHY 290
#define PCLK_VCDCPHY 291
#define PCLK_GPIO2 292
#define DBCLK_GPIO2 293
#define PCLK_VO_IOC 294
#define CCLK_SRC_SDMMC0 295
#define HCLK_SDMMC0 296
#define PCLK_OTPC_NS 297
#define CLK_SBPI_OTPC_NS 298
#define CLK_USER_OTPC_NS 299
#define CLK_HDMIHDP0 300
#define HCLK_USBHOST 301
#define HCLK_USBHOST_ARB 302
#define CLK_USBHOST_OHCI 303
#define CLK_USBHOST_UTMI 304
#define PCLK_UART4 305
#define PCLK_I2C4 306
#define CLK_I2C4 307
#define PCLK_I2C7 308
#define CLK_I2C7 309
#define PCLK_USBPHY 310
#define CLK_REF_USBPHY 311
#define HCLK_RKVDEC_ROOT 312
#define ACLK_RKVDEC_ROOT_NDFT 313
#define PCLK_DDRPHY_CRU 314
#define HCLK_RKVDEC_BIU 315
#define ACLK_RKVDEC_BIU 316
#define ACLK_RKVDEC 317
#define HCLK_RKVDEC 318
#define CLK_HEVC_CA_RKVDEC 319
#define ACLK_RKVDEC_PVTMUX_ROOT 320
#define CLK_RKVDEC_PVTPLL_SRC 321
#define PCLK_DDR_ROOT 322
#define PCLK_DDR_BIU 323
#define PCLK_DDRC 324
#define PCLK_DDRMON 325
#define CLK_TIMER_DDRMON 326
#define PCLK_MSCH_BIU 327
#define PCLK_DDR_GRF 328
#define PCLK_DDR_HWLP 329
#define PCLK_DDRPHY 330
#define CLK_MSCH_BIU 331
#define ACLK_DDR_UPCTL 332
#define CLK_DDR_UPCTL 333
#define CLK_DDRMON 334
#define ACLK_DDR_SCRAMBLE 335
#define ACLK_SPLIT 336
#define CLK_DDRC_SRC 337
#define CLK_DDR_PHY 338
#define PCLK_OTPC_S 339
#define CLK_SBPI_OTPC_S 340
#define CLK_USER_OTPC_S 341
#define PCLK_KEYREADER 342
#define PCLK_BUS_SGRF 343
#define PCLK_STIMER 344
#define CLK_STIMER0 345
#define CLK_STIMER1 346
#define PCLK_WDT_S 347
#define TCLK_WDT_S 348
#define HCLK_TRNG_S 349
#define HCLK_BOOTROM 350
#define PCLK_DCF 351
#define ACLK_SYSMEM 352
#define HCLK_TSP 353
#define ACLK_TSP 354
#define CLK_CORE_TSP 355
#define CLK_OTPC_ARB 356
#define PCLK_OTP_MASK 357
#define CLK_PMC_OTP 358
#define PCLK_PMU_ROOT 359
#define HCLK_PMU_ROOT 360
#define PCLK_I2C2 361
#define CLK_I2C2 362
#define HCLK_PMU_BIU 363
#define PCLK_PMU_BIU 364
#define FCLK_MCU 365
#define RTC_CLK_MCU 366
#define PCLK_OSCCHK 367
#define CLK_PMU_MCU_JTAG 368
#define PCLK_PMU 369
#define PCLK_GPIO0 370
#define DBCLK_GPIO0 371
#define XIN_OSC0_DIV 372
#define CLK_DEEPSLOW 373
#define CLK_DDR_FAIL_SAFE 374
#define PCLK_PMU_HP_TIMER 375
#define CLK_PMU_HP_TIMER 376
#define CLK_PMU_32K_HP_TIMER 377
#define PCLK_PMU_IOC 378
#define PCLK_PMU_CRU 379
#define PCLK_PMU_GRF 380
#define PCLK_PMU_WDT 381
#define TCLK_PMU_WDT 382
#define PCLK_PMU_MAILBOX 383
#define PCLK_SCRKEYGEN 384
#define CLK_SCRKEYGEN 385
#define CLK_PVTM_OSCCHK 386
#define CLK_REFOUT 387
#define CLK_PVTM_PMU 388
#define PCLK_PVTM_PMU 389
#define PCLK_PMU_SGRF 390
#define HCLK_PMU_SRAM 391
#define CLK_UART0 392
#define CLK_UART1 393
#define CLK_UART2 394
#define CLK_UART3 395
#define CLK_UART4 396
#define CLK_UART5 397
#define CLK_UART6 398
#define CLK_UART7 399
#define MCLK_I2S0_2CH_SAI_SRC_PRE 400
#define MCLK_I2S1_8CH_SAI_SRC_PRE 401
#define MCLK_I2S2_2CH_SAI_SRC_PRE 402
#define MCLK_I2S3_8CH_SAI_SRC_PRE 403
#define MCLK_SDPDIF_SRC_PRE 404
#define SCLK_SDMMC_DRV 405
#define SCLK_SDMMC_SAMPLE 406
#define SCLK_SDIO0_DRV 407
#define SCLK_SDIO0_SAMPLE 408
#define SCLK_SDIO1_DRV 409
#define SCLK_SDIO1_SAMPLE 410
/* scmi-clocks indices */
#define SCMI_PCLK_KEYREADER 0
#define SCMI_HCLK_KLAD 1
#define SCMI_PCLK_KLAD 2
#define SCMI_HCLK_TRNG_S 3
#define SCMI_HCLK_CRYPTO_S 4
#define SCMI_PCLK_WDT_S 5
#define SCMI_TCLK_WDT_S 6
#define SCMI_PCLK_STIMER 7
#define SCMI_CLK_STIMER0 8
#define SCMI_CLK_STIMER1 9
#define SCMI_PCLK_OTP_MASK 10
#define SCMI_PCLK_OTPC_S 11
#define SCMI_CLK_SBPI_OTPC_S 12
#define SCMI_CLK_USER_OTPC_S 13
#define SCMI_CLK_PMC_OTP 14
#define SCMI_CLK_OTPC_ARB 15
#define SCMI_CLK_CORE_TSP 16
#define SCMI_ACLK_TSP 17
#define SCMI_HCLK_TSP 18
#define SCMI_PCLK_DCF 19
#define SCMI_CLK_DDR 20
#define SCMI_CLK_CPU 21
#define SCMI_CLK_GPU 22
#define SCMI_CORE_CRYPTO 23
#define SCMI_ACLK_CRYPTO 24
#define SCMI_PKA_CRYPTO 25
#define SCMI_HCLK_CRYPTO 26
#define SCMI_CORE_CRYPTO_S 27
#define SCMI_ACLK_CRYPTO_S 28
#define SCMI_PKA_CRYPTO_S 29
#define SCMI_CORE_KLAD 30
#define SCMI_ACLK_KLAD 31
#define SCMI_HCLK_TRNG 32
#endif // _DT_BINDINGS_CLK_ROCKCHIP_RK3528_H
|