summaryrefslogtreecommitdiff
path: root/arch/arm/boot/dts/lpc32xx.dtsi
diff options
context:
space:
mode:
authorVladimir Zapolskiy <vz@mleia.com>2016-04-25 04:00:23 +0300
committerVladimir Zapolskiy <vz@mleia.com>2016-04-28 00:36:24 +0300
commitd839e821efc06031c927cabbbc1e976bc71f5d4f (patch)
tree47547e13d0ebe3f89d728047db65fb197a5d19e9 /arch/arm/boot/dts/lpc32xx.dtsi
parent961212e3fd1ee29d31f3c362f0bc854868679f63 (diff)
dt-bindings: interrupt-controllers: add description of SIC1 and SIC2
NXP LPC32xx has three interrupt controllers, namely root Main Interrupt Controller (MIC) and two supplementary Sub Interrupt Controllers (SIC1 and SIC2), four interrupt outputs from SIC1 and SIC2 are connected to MIC. Acked-by: Rob Herring <robh@kernel.org> Acked-by: Sylvain Lemieux <slemieux.tyco@gmail.com> Signed-off-by: Vladimir Zapolskiy <vz@mleia.com>
Diffstat (limited to 'arch/arm/boot/dts/lpc32xx.dtsi')
0 files changed, 0 insertions, 0 deletions