summaryrefslogtreecommitdiff
path: root/arch/arm64/include/asm/cache.h
diff options
context:
space:
mode:
authorPunit Agrawal <punit.agrawal@arm.com>2018-10-08 11:03:55 +0100
committerCatalin Marinas <catalin.marinas@arm.com>2018-10-10 18:08:36 +0100
commit0c09d4856462bf71e37ccd26d0deb53aad6cee6a (patch)
tree6fce5db6f1bf8393faf760c5ccf1b54e1ad72fb8 /arch/arm64/include/asm/cache.h
parent26a6f87ef596e612ab79e456155e195f2fa9b891 (diff)
Documentation/arm64: HugeTLB page implementation
Arm v8 architecture supports multiple page sizes - 4k, 16k and 64k. Based on the active page size, the Linux port supports corresponding hugepage sizes at PMD and PUD(4k only) levels. In addition, the architecture also supports caching larger sized ranges (composed of multiple entries) at the PTE and PMD level in the TLBs using the contiguous bit. The Linux port makes use of this architectural support to enable additional hugepage sizes. Describe the two different types of hugepages supported by the arm64 kernel and the hugepage sizes enabled by each. Acked-by: Randy Dunlap <rdunlap@infradead.org> Acked-by: Will Deacon <will.deacon@arm.com> Cc: Jonathan Corbet <corbet@lwn.net> Signed-off-by: Punit Agrawal <punit.agrawal@arm.com> Signed-off-by: Catalin Marinas <catalin.marinas@arm.com>
Diffstat (limited to 'arch/arm64/include/asm/cache.h')
0 files changed, 0 insertions, 0 deletions