diff options
author | Giulio Benetti <giulio.benetti@micronovasrl.com> | 2018-03-13 18:54:37 +0100 |
---|---|---|
committer | Maxime Ripard <maxime.ripard@bootlin.com> | 2018-03-14 09:16:08 +0100 |
commit | 2c17a4368aad2b88b68e4390c819e226cf320f70 (patch) | |
tree | 4b7d88eeb8942e49d412686ddc448eebc552f4bd /drivers/watchdog/da9063_wdt.c | |
parent | e4e4b7ad50cfd6e8ee4dc358cf4eeeb29b612f35 (diff) |
drm/sun4i: Handle DRM_BUS_FLAG_PIXDATA_*EDGE
Handle both positive and negative dclk polarity,
according to bus_flags, taking care of this:
On A20 and similar SoCs, the only way to achieve Positive Edge
(Rising Edge), is setting dclk clock phase to 2/3(240°).
By default TCON works in Negative Edge(Falling Edge), this is why phase
is set to 0 in that case.
Unfortunately there's no way to logically invert dclk through IO_POL
register.
The only acceptable way to work, triple checked with scope,
is using clock phase set to 0° for Negative Edge and set to 240° for
Positive Edge.
On A33 and similar SoCs there would be a 90° phase option, but it divides
also dclk by 2.
This patch is a way to avoid quirks all around TCON and DOTCLOCK drivers
for using A33 90° phase divided by 2 and consequently increase code
complexity.
Signed-off-by: Giulio Benetti <giulio.benetti@micronovasrl.com>
Signed-off-by: Maxime Ripard <maxime.ripard@bootlin.com>
Link: https://patchwork.freedesktop.org/patch/msgid/1520963677-124239-1-git-send-email-giulio.benetti@micronovasrl.com
Diffstat (limited to 'drivers/watchdog/da9063_wdt.c')
0 files changed, 0 insertions, 0 deletions