summaryrefslogtreecommitdiff
path: root/include/dt-bindings/clock/r8a774a1-cpg-mssr.h
blob: 9bc5d45ff4b5933a53f4e5e6cf6c809d853cd6c6 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
/* SPDX-License-Identifier: GPL-2.0
 *
 * Copyright (C) 2018 Renesas Electronics Corp.
 */
#ifndef __DT_BINDINGS_CLOCK_R8A774A1_CPG_MSSR_H__
#define __DT_BINDINGS_CLOCK_R8A774A1_CPG_MSSR_H__

#include <dt-bindings/clock/renesas-cpg-mssr.h>

/* r8a774a1 CPG Core Clocks */
#define R8A774A1_CLK_Z			0
#define R8A774A1_CLK_Z2			1
#define R8A774A1_CLK_ZG			2
#define R8A774A1_CLK_ZTR		3
#define R8A774A1_CLK_ZTRD2		4
#define R8A774A1_CLK_ZT			5
#define R8A774A1_CLK_ZX			6
#define R8A774A1_CLK_S0D1		7
#define R8A774A1_CLK_S0D2		8
#define R8A774A1_CLK_S0D3		9
#define R8A774A1_CLK_S0D4		10
#define R8A774A1_CLK_S0D6		11
#define R8A774A1_CLK_S0D8		12
#define R8A774A1_CLK_S0D12		13
#define R8A774A1_CLK_S1D2		14
#define R8A774A1_CLK_S1D4		15
#define R8A774A1_CLK_S2D1		16
#define R8A774A1_CLK_S2D2		17
#define R8A774A1_CLK_S2D4		18
#define R8A774A1_CLK_S3D1		19
#define R8A774A1_CLK_S3D2		20
#define R8A774A1_CLK_S3D4		21
#define R8A774A1_CLK_LB			22
#define R8A774A1_CLK_CL			23
#define R8A774A1_CLK_ZB3		24
#define R8A774A1_CLK_ZB3D2		25
#define R8A774A1_CLK_ZB3D4		26
#define R8A774A1_CLK_CR			27
#define R8A774A1_CLK_CRD2		28
#define R8A774A1_CLK_SD0H		29
#define R8A774A1_CLK_SD0		30
#define R8A774A1_CLK_SD1H		31
#define R8A774A1_CLK_SD1		32
#define R8A774A1_CLK_SD2H		33
#define R8A774A1_CLK_SD2		34
#define R8A774A1_CLK_SD3H		35
#define R8A774A1_CLK_SD3		36
#define R8A774A1_CLK_RPC		37
#define R8A774A1_CLK_RPCD2		38
#define R8A774A1_CLK_MSO		39
#define R8A774A1_CLK_HDMI		40
#define R8A774A1_CLK_CSI0		41
#define R8A774A1_CLK_CP			42
#define R8A774A1_CLK_CPEX		43
#define R8A774A1_CLK_R			44
#define R8A774A1_CLK_OSC		45

#endif /* __DT_BINDINGS_CLOCK_R8A774A1_CPG_MSSR_H__ */