summaryrefslogtreecommitdiff
path: root/drivers/gpu/drm/i915/display/intel_flipq.c
blob: 6ab2272ab2df9ad72958fdbcfca827100c159855 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
// SPDX-License-Identifier: MIT
/*
 * Copyright © 2025 Intel Corporation
 */

#include <linux/pci.h>

#include <drm/drm_print.h>

#include "i915_utils.h"
#include "intel_step.h"
#include "intel_crtc.h"
#include "intel_de.h"
#include "intel_display_core.h"
#include "intel_display_types.h"
#include "intel_flipq.h"
#include "intel_dmc.h"
#include "intel_dmc_regs.h"
#include "intel_dsb.h"
#include "intel_vblank.h"
#include "intel_vrr.h"

/**
 * DOC: DMC Flip Queue
 *
 * A flip queue is a ring buffer implemented by the pipe DMC firmware.
 * The driver inserts entries into the queues to be executed by the
 * pipe DMC at a specified presentation timestamp (PTS).
 *
 * Each pipe DMC provides several queues:
 *
 * - 1 general queue (two DSB buffers executed per entry)
 * - 3 plane queues (one DSB buffer executed per entry)
 * - 1 fast queue (deprecated)
 */

#define for_each_flipq(flipq_id) \
	for ((flipq_id) = INTEL_FLIPQ_PLANE_1; (flipq_id) < MAX_INTEL_FLIPQ; (flipq_id)++)

static int intel_flipq_offset(enum intel_flipq_id flipq_id)
{
	switch (flipq_id) {
	case INTEL_FLIPQ_PLANE_1:
		return 0x008;
	case INTEL_FLIPQ_PLANE_2:
		return 0x108;
	case INTEL_FLIPQ_PLANE_3:
		return 0x208;
	case INTEL_FLIPQ_GENERAL:
		return 0x308;
	case INTEL_FLIPQ_FAST:
		return 0x3c8;
	default:
		MISSING_CASE(flipq_id);
		return 0;
	}
}

static int intel_flipq_size_dw(enum intel_flipq_id flipq_id)
{
	switch (flipq_id) {
	case INTEL_FLIPQ_PLANE_1:
	case INTEL_FLIPQ_PLANE_2:
	case INTEL_FLIPQ_PLANE_3:
		return 64;
	case INTEL_FLIPQ_GENERAL:
	case INTEL_FLIPQ_FAST:
		return 48;
	default:
		MISSING_CASE(flipq_id);
		return 1;
	}
}

static int intel_flipq_elem_size_dw(enum intel_flipq_id flipq_id)
{
	switch (flipq_id) {
	case INTEL_FLIPQ_PLANE_1:
	case INTEL_FLIPQ_PLANE_2:
	case INTEL_FLIPQ_PLANE_3:
		return 4;
	case INTEL_FLIPQ_GENERAL:
	case INTEL_FLIPQ_FAST:
		return 6;
	default:
		MISSING_CASE(flipq_id);
		return 1;
	}
}

static int intel_flipq_size_entries(enum intel_flipq_id flipq_id)
{
	return intel_flipq_size_dw(flipq_id) / intel_flipq_elem_size_dw(flipq_id);
}

static void intel_flipq_crtc_init(struct intel_crtc *crtc)
{
	struct intel_display *display = to_intel_display(crtc);
	enum intel_flipq_id flipq_id;

	for_each_flipq(flipq_id) {
		struct intel_flipq *flipq = &crtc->flipq[flipq_id];

		flipq->start_mmioaddr = intel_pipedmc_start_mmioaddr(crtc) + intel_flipq_offset(flipq_id);
		flipq->flipq_id = flipq_id;

		drm_dbg_kms(display->drm, "[CRTC:%d:%s] FQ %d: start 0x%x\n",
			    crtc->base.base.id, crtc->base.name,
			    flipq_id, flipq->start_mmioaddr);
	}
}

bool intel_flipq_supported(struct intel_display *display)
{
	if (!display->params.enable_flipq)
		return false;

	if (!display->dmc.dmc)
		return false;

	if (DISPLAY_VER(display) == 20)
		return true;

	/* DMC firmware expects VRR timing generator to be used */
	return DISPLAY_VER(display) >= 30 && intel_vrr_always_use_vrr_tg(display);
}

void intel_flipq_init(struct intel_display *display)
{
	struct intel_crtc *crtc;

	intel_dmc_wait_fw_load(display);

	for_each_intel_crtc(display->drm, crtc)
		intel_flipq_crtc_init(crtc);
}

static int cdclk_factor(struct intel_display *display)
{
	if (DISPLAY_VER(display) >= 30)
		return 120;
	else
		return 280;
}

int intel_flipq_exec_time_us(struct intel_display *display)
{
	return intel_dsb_exec_time_us() +
		DIV_ROUND_UP(display->cdclk.hw.cdclk * cdclk_factor(display), 540000) +
		display->sagv.block_time_us;
}

static int intel_flipq_preempt_timeout_ms(struct intel_display *display)
{
	return DIV_ROUND_UP(intel_flipq_exec_time_us(display), 1000);
}

static void intel_flipq_preempt(struct intel_crtc *crtc, bool preempt)
{
	struct intel_display *display = to_intel_display(crtc);

	intel_de_rmw(display, PIPEDMC_FQ_CTRL(crtc->pipe),
		     PIPEDMC_FQ_CTRL_PREEMPT, preempt ? PIPEDMC_FQ_CTRL_PREEMPT : 0);

	if (preempt &&
	    intel_de_wait_for_clear(display,
				    PIPEDMC_FQ_STATUS(crtc->pipe),
				    PIPEDMC_FQ_STATUS_BUSY,
				    intel_flipq_preempt_timeout_ms(display)))
		drm_err(display->drm, "[CRTC:%d:%s] flip queue preempt timeout\n",
			crtc->base.base.id, crtc->base.name);
}

static int intel_flipq_current_head(struct intel_crtc *crtc, enum intel_flipq_id flipq_id)
{
	struct intel_display *display = to_intel_display(crtc);

	return intel_de_read(display, PIPEDMC_FPQ_CHP(crtc->pipe, flipq_id));
}

static void intel_flipq_write_tail(struct intel_crtc *crtc)
{
	struct intel_display *display = to_intel_display(crtc);

	intel_de_write(display, PIPEDMC_FPQ_ATOMIC_TP(crtc->pipe),
		       PIPEDMC_FPQ_PLANEQ_3_TP(crtc->flipq[INTEL_FLIPQ_PLANE_3].tail) |
		       PIPEDMC_FPQ_PLANEQ_2_TP(crtc->flipq[INTEL_FLIPQ_PLANE_2].tail) |
		       PIPEDMC_FPQ_PLANEQ_1_TP(crtc->flipq[INTEL_FLIPQ_PLANE_1].tail) |
		       PIPEDMC_FPQ_FASTQ_TP(crtc->flipq[INTEL_FLIPQ_FAST].tail) |
		       PIPEDMC_FPQ_GENERALQ_TP(crtc->flipq[INTEL_FLIPQ_GENERAL].tail));
}

static void intel_flipq_sw_dmc_wake(struct intel_crtc *crtc)
{
	struct intel_display *display = to_intel_display(crtc);

	intel_de_write(display, PIPEDMC_FPQ_CTL1(crtc->pipe), PIPEDMC_SW_DMC_WAKE);
}

static int intel_flipq_exec_time_lines(const struct intel_crtc_state *crtc_state)
{
	struct intel_display *display = to_intel_display(crtc_state);

	return intel_usecs_to_scanlines(&crtc_state->hw.adjusted_mode,
					intel_flipq_exec_time_us(display));
}

void intel_flipq_dump(struct intel_crtc *crtc,
		      enum intel_flipq_id flipq_id)
{
	struct intel_display *display = to_intel_display(crtc);
	struct intel_flipq *flipq = &crtc->flipq[flipq_id];
	u32 tmp;

	drm_dbg_kms(display->drm,
		    "[CRTC:%d:%s] FQ %d @ 0x%x: ",
		    crtc->base.base.id, crtc->base.name, flipq_id,
		    flipq->start_mmioaddr);
	for (int i = 0 ; i < intel_flipq_size_dw(flipq_id); i++) {
		printk(KERN_CONT " 0x%08x",
		       intel_de_read(display, PIPEDMC_FQ_RAM(flipq->start_mmioaddr, i)));
		if (i % intel_flipq_elem_size_dw(flipq_id) == intel_flipq_elem_size_dw(flipq_id) - 1)
			printk(KERN_CONT "\n");
	}

	drm_dbg_kms(display->drm,
		    "[CRTC:%d:%s] FQ %d: chp=0x%x, hp=0x%x\n",
		    crtc->base.base.id, crtc->base.name, flipq_id,
		    intel_de_read(display, PIPEDMC_FPQ_CHP(crtc->pipe, flipq_id)),
		    intel_de_read(display, PIPEDMC_FPQ_HP(crtc->pipe, flipq_id)));

	drm_dbg_kms(display->drm,
		    "[CRTC:%d:%s] FQ %d: current head %d\n",
		    crtc->base.base.id, crtc->base.name, flipq_id,
		    intel_flipq_current_head(crtc, flipq_id));

	drm_dbg_kms(display->drm,
		    "[CRTC:%d:%s] flip queue timestamp: 0x%x\n",
		    crtc->base.base.id, crtc->base.name,
		    intel_de_read(display, PIPEDMC_FPQ_TS(crtc->pipe)));

	tmp = intel_de_read(display, PIPEDMC_FPQ_ATOMIC_TP(crtc->pipe));

	drm_dbg_kms(display->drm,
		    "[CRTC:%d:%s] flip queue atomic tails: P3 %d, P2 %d, P1 %d, G %d, F %d\n",
		    crtc->base.base.id, crtc->base.name,
		    REG_FIELD_GET(PIPEDMC_FPQ_PLANEQ_3_TP_MASK, tmp),
		    REG_FIELD_GET(PIPEDMC_FPQ_PLANEQ_2_TP_MASK, tmp),
		    REG_FIELD_GET(PIPEDMC_FPQ_PLANEQ_1_TP_MASK, tmp),
		    REG_FIELD_GET(PIPEDMC_FPQ_GENERALQ_TP_MASK, tmp),
		    REG_FIELD_GET(PIPEDMC_FPQ_FASTQ_TP_MASK, tmp));
}

void intel_flipq_reset(struct intel_display *display, enum pipe pipe)
{
	struct intel_crtc *crtc = intel_crtc_for_pipe(display, pipe);
	enum intel_flipq_id flipq_id;

	intel_de_write(display, PIPEDMC_FQ_CTRL(pipe), 0);

	intel_de_write(display, PIPEDMC_SCANLINECMPLOWER(pipe), 0);
	intel_de_write(display, PIPEDMC_SCANLINECMPUPPER(pipe), 0);

	for_each_flipq(flipq_id) {
		struct intel_flipq *flipq = &crtc->flipq[flipq_id];

		intel_de_write(display, PIPEDMC_FPQ_HP(pipe, flipq_id), 0);
		intel_de_write(display, PIPEDMC_FPQ_CHP(pipe, flipq_id), 0);

		flipq->tail = 0;
	}

	intel_de_write(display, PIPEDMC_FPQ_ATOMIC_TP(pipe), 0);
}

static enum pipedmc_event_id flipq_event_id(struct intel_display *display)
{
	if (DISPLAY_VER(display) >= 30)
		return PIPEDMC_EVENT_FULL_FQ_WAKE_TRIGGER;
	else
		return PIPEDMC_EVENT_SCANLINE_INRANGE_FQ_TRIGGER;
}

void intel_flipq_enable(const struct intel_crtc_state *crtc_state)
{
	struct intel_display *display = to_intel_display(crtc_state);
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	/* FIXME what to do with VRR? */
	int scanline = intel_mode_vblank_start(&crtc_state->hw.adjusted_mode) -
		intel_flipq_exec_time_lines(crtc_state);

	if (DISPLAY_VER(display) >= 30) {
		u32 start_mmioaddr = intel_pipedmc_start_mmioaddr(crtc);

		/* undocumented magic DMC variables */
		intel_de_write(display, PTL_PIPEDMC_EXEC_TIME_LINES(start_mmioaddr),
			       intel_flipq_exec_time_lines(crtc_state));
		intel_de_write(display, PTL_PIPEDMC_END_OF_EXEC_GB(start_mmioaddr),
			       100);
	}

	intel_de_write(display, PIPEDMC_SCANLINECMPUPPER(crtc->pipe),
		       PIPEDMC_SCANLINE_UPPER(scanline));
	intel_de_write(display, PIPEDMC_SCANLINECMPLOWER(crtc->pipe),
		       PIPEDMC_SCANLINEINRANGECMP_EN |
		       PIPEDMC_SCANLINE_LOWER(scanline - 2));

	intel_pipedmc_enable_event(crtc, flipq_event_id(display));

	intel_de_write(display, PIPEDMC_FQ_CTRL(crtc->pipe), PIPEDMC_FQ_CTRL_ENABLE);
}

void intel_flipq_disable(const struct intel_crtc_state *crtc_state)
{
	struct intel_display *display = to_intel_display(crtc_state);
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);

	intel_flipq_preempt(crtc, true);

	intel_de_write(display, PIPEDMC_FQ_CTRL(crtc->pipe), 0);

	intel_pipedmc_disable_event(crtc, flipq_event_id(display));

	intel_de_write(display, PIPEDMC_SCANLINECMPLOWER(crtc->pipe), 0);
	intel_de_write(display, PIPEDMC_SCANLINECMPUPPER(crtc->pipe), 0);
}

static bool assert_flipq_has_room(struct intel_crtc *crtc,
				  enum intel_flipq_id flipq_id)
{
	struct intel_display *display = to_intel_display(crtc);
	struct intel_flipq *flipq = &crtc->flipq[flipq_id];
	int head, size = intel_flipq_size_entries(flipq_id);

	head = intel_flipq_current_head(crtc, flipq_id);

	return !drm_WARN(display->drm,
			 (flipq->tail + size - head) % size >= size - 1,
			 "[CRTC:%d:%s] FQ %d overflow (head %d, tail %d, size %d)\n",
			 crtc->base.base.id, crtc->base.name, flipq_id,
			 head, flipq->tail, size);
}

static void intel_flipq_write(struct intel_display *display,
			      struct intel_flipq *flipq, u32 data, int i)
{
	intel_de_write(display, PIPEDMC_FQ_RAM(flipq->start_mmioaddr, flipq->tail *
					       intel_flipq_elem_size_dw(flipq->flipq_id) + i), data);
}

static void lnl_flipq_add(struct intel_display *display,
			  struct intel_flipq *flipq,
			  unsigned int pts,
			  enum intel_dsb_id dsb_id,
			  struct intel_dsb *dsb)
{
	int i = 0;

	switch (flipq->flipq_id) {
	case INTEL_FLIPQ_GENERAL:
		intel_flipq_write(display, flipq, pts, i++);
		intel_flipq_write(display, flipq, intel_dsb_head(dsb), i++);
		intel_flipq_write(display, flipq, LNL_FQ_INTERRUPT |
				  LNL_FQ_DSB_ID(dsb_id) |
				  LNL_FQ_DSB_SIZE(intel_dsb_size(dsb) / 64), i++);
		intel_flipq_write(display, flipq, 0, i++);
		intel_flipq_write(display, flipq, 0, i++); /* head for second DSB */
		intel_flipq_write(display, flipq, 0, i++); /* DSB engine + size for second DSB */
		break;
	case INTEL_FLIPQ_PLANE_1:
	case INTEL_FLIPQ_PLANE_2:
	case INTEL_FLIPQ_PLANE_3:
		intel_flipq_write(display, flipq, pts, i++);
		intel_flipq_write(display, flipq, intel_dsb_head(dsb), i++);
		intel_flipq_write(display, flipq, LNL_FQ_INTERRUPT |
				  LNL_FQ_DSB_ID(dsb_id) |
				  LNL_FQ_DSB_SIZE(intel_dsb_size(dsb) / 64), i++);
		intel_flipq_write(display, flipq, 0, i++);
		break;
	default:
		MISSING_CASE(flipq->flipq_id);
		return;
	}
}

static void ptl_flipq_add(struct intel_display *display,
			  struct intel_flipq *flipq,
			  unsigned int pts,
			  enum intel_dsb_id dsb_id,
			  struct intel_dsb *dsb)
{
	int i = 0;

	switch (flipq->flipq_id) {
	case INTEL_FLIPQ_GENERAL:
		intel_flipq_write(display, flipq, pts, i++);
		intel_flipq_write(display, flipq, 0, i++);
		intel_flipq_write(display, flipq, PTL_FQ_INTERRUPT |
				  PTL_FQ_DSB_ID(dsb_id) |
				  PTL_FQ_DSB_SIZE(intel_dsb_size(dsb) / 64), i++);
		intel_flipq_write(display, flipq, intel_dsb_head(dsb), i++);
		intel_flipq_write(display, flipq, 0, i++); /* DSB engine + size for second DSB */
		intel_flipq_write(display, flipq, 0, i++); /* head for second DSB */
		break;
	case INTEL_FLIPQ_PLANE_1:
	case INTEL_FLIPQ_PLANE_2:
	case INTEL_FLIPQ_PLANE_3:
		intel_flipq_write(display, flipq, pts, i++);
		intel_flipq_write(display, flipq, 0, i++);
		intel_flipq_write(display, flipq, PTL_FQ_INTERRUPT |
				  PTL_FQ_DSB_ID(dsb_id) |
				  PTL_FQ_DSB_SIZE(intel_dsb_size(dsb) / 64), i++);
		intel_flipq_write(display, flipq, intel_dsb_head(dsb), i++);
		break;
	default:
		MISSING_CASE(flipq->flipq_id);
		return;
	}
}

void intel_flipq_add(struct intel_crtc *crtc,
		     enum intel_flipq_id flipq_id,
		     unsigned int pts,
		     enum intel_dsb_id dsb_id,
		     struct intel_dsb *dsb)
{
	struct intel_display *display = to_intel_display(crtc);
	struct intel_flipq *flipq = &crtc->flipq[flipq_id];

	if (!assert_flipq_has_room(crtc, flipq_id))
		return;

	pts += intel_de_read(display, PIPEDMC_FPQ_TS(crtc->pipe));

	intel_flipq_preempt(crtc, true);

	if (DISPLAY_VER(display) >= 30)
		ptl_flipq_add(display, flipq,  pts, dsb_id, dsb);
	else
		lnl_flipq_add(display, flipq,  pts, dsb_id, dsb);

	flipq->tail = (flipq->tail + 1) % intel_flipq_size_entries(flipq->flipq_id);
	intel_flipq_write_tail(crtc);

	intel_flipq_preempt(crtc, false);

	intel_flipq_sw_dmc_wake(crtc);
}

/* Wa_18034343758 */
static bool need_dmc_halt_wa(struct intel_display *display)
{
	return DISPLAY_VER(display) == 20 ||
		(display->platform.pantherlake &&
		 IS_DISPLAY_STEP(display, STEP_A0, STEP_B0));
}

void intel_flipq_wait_dmc_halt(struct intel_dsb *dsb, struct intel_crtc *crtc)
{
	struct intel_display *display = to_intel_display(crtc);

	if (need_dmc_halt_wa(display))
		intel_dsb_wait_usec(dsb, 2);
}

void intel_flipq_unhalt_dmc(struct intel_dsb *dsb, struct intel_crtc *crtc)
{
	struct intel_display *display = to_intel_display(crtc);

	if (need_dmc_halt_wa(display))
		intel_dsb_reg_write(dsb, PIPEDMC_CTL(crtc->pipe), 0);
}