blob: 7b589d3e9728ec68b44cd236b3ff3e74c32f8b5a (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
|
/* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */
/* Copyright (C) 2018-2025, Advanced Micro Devices, Inc */
#ifndef IONIC_ABI_H
#define IONIC_ABI_H
#include <linux/types.h>
#define IONIC_ABI_VERSION 1
#define IONIC_EXPDB_64 1
#define IONIC_EXPDB_128 2
#define IONIC_EXPDB_256 4
#define IONIC_EXPDB_512 8
#define IONIC_EXPDB_SQ 1
#define IONIC_EXPDB_RQ 2
#define IONIC_CMB_ENABLE 1
#define IONIC_CMB_REQUIRE 2
#define IONIC_CMB_EXPDB 4
#define IONIC_CMB_WC 8
#define IONIC_CMB_UC 16
struct ionic_ctx_req {
__u32 rsvd[2];
};
struct ionic_ctx_resp {
__u32 rsvd;
__u32 page_shift;
__aligned_u64 dbell_offset;
__u16 version;
__u8 qp_opcodes;
__u8 admin_opcodes;
__u8 sq_qtype;
__u8 rq_qtype;
__u8 cq_qtype;
__u8 admin_qtype;
__u8 max_stride;
__u8 max_spec;
__u8 udma_count;
__u8 expdb_mask;
__u8 expdb_qtypes;
__u8 rsvd2[3];
};
struct ionic_qdesc {
__aligned_u64 addr;
__u32 size;
__u16 mask;
__u8 depth_log2;
__u8 stride_log2;
};
struct ionic_ah_resp {
__u32 ahid;
__u32 pad;
};
struct ionic_cq_req {
struct ionic_qdesc cq[2];
__u8 udma_mask;
__u8 rsvd[7];
};
struct ionic_cq_resp {
__u32 cqid[2];
__u8 udma_mask;
__u8 rsvd[7];
};
struct ionic_qp_req {
struct ionic_qdesc sq;
struct ionic_qdesc rq;
__u8 sq_spec;
__u8 rq_spec;
__u8 sq_cmb;
__u8 rq_cmb;
__u8 udma_mask;
__u8 rsvd[3];
};
struct ionic_qp_resp {
__u32 qpid;
__u8 sq_cmb;
__u8 rq_cmb;
__u8 udma_idx;
__u8 rsvd[1];
__aligned_u64 sq_cmb_offset;
__aligned_u64 rq_cmb_offset;
};
struct ionic_srq_req {
struct ionic_qdesc rq;
__u8 rq_spec;
__u8 rq_cmb;
__u8 udma_mask;
__u8 rsvd[5];
};
struct ionic_srq_resp {
__u32 qpid;
__u8 rq_cmb;
__u8 udma_idx;
__u8 rsvd[2];
__aligned_u64 rq_cmb_offset;
};
#endif /* IONIC_ABI_H */
|